欢迎访问ic37.com |
会员登录 免费注册
发布采购

SST25VF010-20-4C-QA 参数 Datasheet PDF下载

SST25VF010-20-4C-QA图片预览
型号: SST25VF010-20-4C-QA
PDF下载: 下载PDF文件 查看货源
内容描述: 1兆位的SPI串行闪存 [1 Mbit SPI Serial Flash]
分类和应用: 闪存内存集成电路时钟
文件页数/大小: 22 页 / 281 K
品牌: SST [ SILICON STORAGE TECHNOLOGY, INC ]
 浏览型号SST25VF010-20-4C-QA的Datasheet PDF文件第5页浏览型号SST25VF010-20-4C-QA的Datasheet PDF文件第6页浏览型号SST25VF010-20-4C-QA的Datasheet PDF文件第7页浏览型号SST25VF010-20-4C-QA的Datasheet PDF文件第8页浏览型号SST25VF010-20-4C-QA的Datasheet PDF文件第10页浏览型号SST25VF010-20-4C-QA的Datasheet PDF文件第11页浏览型号SST25VF010-20-4C-QA的Datasheet PDF文件第12页浏览型号SST25VF010-20-4C-QA的Datasheet PDF文件第13页  
1 Mbit SPI Serial Flash
SST25VF010
Data Sheet
Auto Address Increment (AAI) Program
The AAI program instruction allows multiple bytes of data to
be programmed without re-issuing the next sequential
address location. This feature decreases total program-
ming time when the entire memory array is to be pro-
grammed. An AAI program instruction pointing to a
protected memory area will be ignored. The selected
address range must be in the erased state (FFH) when ini-
tiating an AAI program instruction.
Prior to any write operation, the Write-Enable (WREN)
instruction must be executed. The AAI program instruction
is initiated by executing an 8-bit command, AFH, followed
by address bits [A
23
-A
0
]. Following the addresses, the data
is input sequentially from MSB (bit 7) to LSB (bit 0). CE#
must be driven high before the AAI program instruction is
executed. The user must poll the BUSY bit in the software
status register or wait T
BP
for the completion of each inter-
nal self-timed Byte-Program cycle. Once the device com-
pletes programming byte, the next sequential address may
be program, enter the 8-bit command, AFH, followed by the
data to be programmed. When the last desired byte had
been programmed, execute the Write-Disable (WRDI)
instruction, 04H, to terminate AAI. After execution of the
WRDI command, the user must poll the Status register to
ensure the device completes programming. See Figure 6
for AAI programming sequence.
There is no wrap mode during AAI programming; once the
highest unprotected memory address is reached, the
device will exit AAI operation and reset the Write-Enable-
Latch bit (WEL = 0).
T
BP
CE#
MODE 3
TBP
0 1 2 3 4 5 6 7 8
15 16
23 24
31 32 33 34 35 36 37 38 39
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
0 1
SCK
MODE 0
SI
AF
A[23:16] A[15:8]
A[7:0]
Data Byte 1
AF
Data Byte 2
T
BP
CE#
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
0 1 2 3 4 5 6 7
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
SCK
AF
Last Data Byte
04
Write Disable (WRDI)
Instruction to terminate
AAI Operation
05
Read Status Register (RDSR)
Instruction to verify end of
AAI Operation
D
OUT
1233 F06.1
SI
SO
FIGURE 6: A
UTO
A
DDRESS
I
NCREMENT
(AAI) P
ROGRAM
S
EQUENCE
©2003 Silicon Storage Technology, Inc.
S71233-01-000
8/03
9