欢迎访问ic37.com |
会员登录 免费注册
发布采购

S93462S2.7 参数 Datasheet PDF下载

S93462S2.7图片预览
型号: S93462S2.7
PDF下载: 下载PDF文件 查看货源
内容描述: 精密电源电压监控和复位控制器 [Precision Supply-Voltage Monitor and Reset Controller]
分类和应用: 监控控制器
文件页数/大小: 14 页 / 150 K
品牌: SUMMIT [ SUMMIT MICROELECTRONICS, INC. ]
 浏览型号S93462S2.7的Datasheet PDF文件第1页浏览型号S93462S2.7的Datasheet PDF文件第2页浏览型号S93462S2.7的Datasheet PDF文件第3页浏览型号S93462S2.7的Datasheet PDF文件第5页浏览型号S93462S2.7的Datasheet PDF文件第6页浏览型号S93462S2.7的Datasheet PDF文件第7页浏览型号S93462S2.7的Datasheet PDF文件第8页浏览型号S93462S2.7的Datasheet PDF文件第9页  
S93462/S93463  
clear cycle of all memory locations in the device. The  
clocking of the SK pin is not necessary after the device  
has entered the self clocking mode. The ready/busy  
status of the S93462/463 can be determined by select-  
ing the device and polling the DO pin. Once cleared, the  
contents of all memory bits will be in a logical 1state.  
Erase/Write Enable and Disable  
The S93462/463 powers up in the write disable state.  
Any writing after power-up or after an EWDS (write  
disable)instructionmustfirstbeprecededbytheEWEN  
(write enable) instruction. Once the write instruction is  
enabled, it will remain enabled until power to the device  
isremoved, ortheEWDSinstructionissent. TheEWDS  
instruction can be used to disable all S93462/463 write  
and clear instructions, and will prevent any accidental  
writing or clearing of the device. Data can be read  
normally from the device regardless of the write enable/  
disable status.  
Write All  
Upon receiving a WRAL command and data, the CS  
(Chip Select) pin must be deselected for a minimum of  
250ns (tCSMIN). The falling edge of CS will start the self  
clocking data write to all memory locations in the device.  
The clocking of the SK pin is not necessary after the  
device has entered the self clocking mode. The ready/  
busy status of the S93462/463 can be determined by  
selecting the device and polling the DO pin. It is not  
necessary for all memory locations to be cleared before  
the WRAL command is executed.  
Erase All  
Upon receiving an ERAL command, the CS (Chip  
Select) pin must be deselected for a minimum of 250ns  
(tCSMIN).ThefallingedgeofCSwillstarttheselfclocking  
Page Write  
address. Internally the address pointer is incremented  
after receiving each group of sixteen clocks; however,  
once the address counter reaches xxx x111 it will roll  
over to xx x000 with the next clock. After the last bit is  
clockedinnointernalwriteoperationwilloccuruntilCS  
is brought low.  
93462 - Assume WEN has been issued. The host will  
then take CS high, and begin clocking in the start bit,  
write command and 7-bit address immediately fol-  
lowed by the first byte of data to be written. The host  
can then continue clocking in 8-bit bytes of data with  
each byte to be written to the next higher address.  
Internally the address pointer is incremented after  
receiving each group of eight clocks; however, once  
the address counter reaches xxx 1111 it will roll over  
to xxx 0000 with the next clock. After the last bit is  
clockedinnointernalwriteoperationwilloccuruntilCS  
is brought low.  
Continuous Read  
This begins just like a standard read with the host  
issuing a read instruction and clocking out the data  
byte [word]. If the host then keeps CS high and  
continues generating clocks on SK, the S93462/463  
will output data from the next higher address location.  
The S93462/463 will continue incrementing the ad-  
dress and outputting data so long as CS stays high. If  
the highest address is reached, the address counter  
will roll over to address 0000. CS going low will reset  
the instruction register and any subsequent read must  
be initiated in the normal manner of issuing the com-  
mand and address.  
93463 - Assume WEN has been issued. The host will  
then take CS high, and begin clocking in the start bit,  
write command and 6-bit address immediately  
followed by the first 16-bit word of data to be written.  
The host can then continue clocking in 16-bit words of  
data with each word to be written to the next higher  
4
2021 4.2 1/23/01  
Summit Microelectronics, Inc.