欢迎访问ic37.com |
会员登录 免费注册
发布采购

CC2511F8RSP 参数 Datasheet PDF下载

CC2511F8RSP图片预览
型号: CC2511F8RSP
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗的SoC (系统级芯片)与MCU,存储器, 2.4 GHz射频收发器和USB控制器 [Low-Power SoC (System-on-Chip) with MCU, Memory, 2.4 GHz RF Transceiver, and USB Controller]
分类和应用: 存储电信集成电路射频控制器
文件页数/大小: 244 页 / 2899 K
品牌: TAOS [ TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS ]
 浏览型号CC2511F8RSP的Datasheet PDF文件第67页浏览型号CC2511F8RSP的Datasheet PDF文件第68页浏览型号CC2511F8RSP的Datasheet PDF文件第69页浏览型号CC2511F8RSP的Datasheet PDF文件第70页浏览型号CC2511F8RSP的Datasheet PDF文件第72页浏览型号CC2511F8RSP的Datasheet PDF文件第73页浏览型号CC2511F8RSP的Datasheet PDF文件第74页浏览型号CC2511F8RSP的Datasheet PDF文件第75页  
C2510Fx / CC2511Fx  
breakpoint. This means that the second and  
third data byte sets the CPU CODE address  
where the CPU is halted.  
12.4.4 Flash Programming  
Programming of the on-chip flash is performed  
via the debug interface. The external host  
must initially send instructions using the  
DEBUG_INSTR debug command to perform  
the flash programming with the Flash  
Controller as described in Section 13.3.  
Command  
Instruction Code  
Description  
CHIP_ERASE  
0001 0100  
Perform flash chip erase (mass erase). The debug interface will be enabled  
and no parts of flash will be write-protected after issuing this command. Do  
not use any other commands than READ_STATUS until mass erase has  
completed. Return 1 status byte to host  
WR_CONFIG  
0001 1101  
Write configuration data. Return 1 status byte to host. Refer to Table 46 for  
details.  
RD_CONFIG  
GET_PC  
0010 0100  
0010 1000  
0011 0100  
0011 1011  
0100 0100  
0100 1100  
Read configuration data. Return value set by WR_CONFIG command  
Return value of 16-bit program counter  
READ_STATUS  
SET_HW_BRKPNT  
HALT  
Read status byte. Refer to Table 47  
Set hardware breakpoint  
Halt CPU operation. Return 1 status byte to host  
RESUME  
Resume CPU operation. To run this command, the CPU must have been  
halted. Return 1 status byte to host  
DEBUG_INSTR  
0101 01yy  
Run debug instruction. The supplied instruction will be executed by the CPU  
without incrementing the program counter. To run this command, the CPU  
must have been halted. Return 1 status byte to host.  
yy: Number of bytes in the CPU instruction (see Table 37). Valid values are  
01, 10, and 11  
STEP_INSTR  
0101 1100  
0110 01 yy  
Step CPU instruction. The CPU will execute the next instruction from  
program memory and increment the program counter after execution. To run  
this command, the CPU must have been halted. Return 1 status byte to host  
STEP_REPLACE  
Step and replace CPU instruction. The supplied instruction will be executed  
by the CPU instead of the next instruction in program memory. The program  
counter will be incremented after execution. To run this command, the CPU  
must have been halted. Return 1 status byte to host.  
yy: Number of bytes in the CPU instruction (see Table 37). Valid values are  
01, 10, and 11  
GET_CHIP_ID  
0110 1000  
Return value of 16-bit chip ID (PARTNUM:VERSION).  
Table 45: Debug Commands  
SWRS055D  
Page 71 of 243