欢迎访问ic37.com |
会员登录 免费注册
发布采购

VSC8116QP2 参数 Datasheet PDF下载

VSC8116QP2图片预览
型号: VSC8116QP2
PDF下载: 下载PDF文件 查看货源
内容描述: ATM / SONET / SDH 622 /为155Mb / s的收发器复用/解复用,集成时钟发生器 [ATM/SONET/SDH 622/155Mb/s Transceiver Mux/Demux with Integrated Clock Generation]
分类和应用: 时钟发生器ATM集成电路SONET集成电路SDH集成电路电信集成电路电信电路异步传输模式
文件页数/大小: 20 页 / 361 K
品牌: VITESSE [ VITESSE SEMICONDUCTOR CORPORATION ]
 浏览型号VSC8116QP2的Datasheet PDF文件第1页浏览型号VSC8116QP2的Datasheet PDF文件第2页浏览型号VSC8116QP2的Datasheet PDF文件第4页浏览型号VSC8116QP2的Datasheet PDF文件第5页浏览型号VSC8116QP2的Datasheet PDF文件第6页浏览型号VSC8116QP2的Datasheet PDF文件第7页浏览型号VSC8116QP2的Datasheet PDF文件第8页浏览型号VSC8116QP2的Datasheet PDF文件第9页  
VITESSE  
SEMICONDUCTOR CORPORATION  
Data Sheet  
ATM/SONET/SDH 622/155Mb/s Transceiver  
Mux/Demux with Integrated Clock Generation  
VSC8116  
Receive Section  
High speed Non-Return to Zero (NRZ) serial data at 155Mb/s or 622Mb/s are received by the RXDATAIN  
inputs. The corresponding clock is received by the RXCLKIN inputs. RXDATAIN is clocked in on the rising  
edge of RXCLKIN+. See Figure 2. The serial data is converted to byte-wide parallel data and presented on  
RXOUT[7:0] pins. A divide-by-8 version of the high-speed clock (RXLSCKOUT) should be used to synchro-  
nize the byte-serial RXOUT[7:0] data with the receive portion of the UNI device.  
The receive section also includes frame detection and recovery circuitry which detects the SONET/SDH  
frame, aligns the received serial data on byte boundaries, and initiates a frame pulse on FP coincident with the  
byte aligned data. The frame recovery is initiated when OOF is held high which must occur at least 4 byte clock  
cycles before the A1A2 boundary. The OOF input control is a level-sensitive signal, and the VSC8116 will con-  
tinually perform frame detection and recovery as long as this pin is held high even if 1 or more frames has been  
detected. Frame detection and recovery occurs when a series of three A1 bytes followed by three A2 bytes has  
been detected. The parallel output data on RXOUT[7:0] will be byte aligned starting on the third A2 byte. When  
a frame is detected, a single byte clock period long pulse is generated on FP which is synchronized with the  
byte-aligned third A2 byte on RXOUT[7:0]. The frame detector sends an FP pulse only if OOF is high or if a  
frame was detected while OOF was being pulled low.  
Figure 2: Data and Clock Receive Block Diagram  
VSC8116  
PM5355  
RXOUT[7:0]  
D
D
Q
Q
D
Q
Q
1:8 Serial  
to Parallel  
LOSTTL  
RXDATAIN+  
RXDATAIN-  
FP  
D
Q
D
RXCLKIN+  
RXCLKIN-  
0
1
RXLSCKOUT  
Divide-by-8  
CMU  
Loss of Signal  
During a LOS condition, the VSC8116 forces the receive data low which is an indication for any downstream  
equipment that an optical interface failure has occurred. The receive section is clocked by the transmit section’s  
G52220-0, Rev 4.1  
1/8/00  
VITESSE SEMICONDUCTOR CORPORATION  
741 Calle Plano, Camarillo, CA 93012 • 805/388-3700 • FAX: 805/987-5896  
Page 3