欢迎访问ic37.com |
会员登录 免费注册
发布采购

W332M72V-133SBI 参数 Datasheet PDF下载

W332M72V-133SBI图片预览
型号: W332M72V-133SBI
PDF下载: 下载PDF文件 查看货源
内容描述: 32Mx72同步DRAM [32Mx72 Synchronous DRAM]
分类和应用: 存储内存集成电路动态存储器
文件页数/大小: 15 页 / 473 K
品牌: WEDC [ WHITE ELECTRONIC DESIGNS CORPORATION ]
 浏览型号W332M72V-133SBI的Datasheet PDF文件第2页浏览型号W332M72V-133SBI的Datasheet PDF文件第3页浏览型号W332M72V-133SBI的Datasheet PDF文件第4页浏览型号W332M72V-133SBI的Datasheet PDF文件第5页浏览型号W332M72V-133SBI的Datasheet PDF文件第6页浏览型号W332M72V-133SBI的Datasheet PDF文件第7页浏览型号W332M72V-133SBI的Datasheet PDF文件第8页浏览型号W332M72V-133SBI的Datasheet PDF文件第9页  
White Electronic Designs
32Mx72 Synchronous DRAM
FEATURES
High Frequency = 100, 125, 133MHz
Package:
• 208 Plastic Ball Grid Array (PBGA), 16 x 22mm
3.3V ±0.3V power supply for core and I/Os
Fully Synchronous; all signals registered on positive
edge of system clock cycle
Internal pipelined operation; column address can be
changed every clock cycle
Internal banks for hiding row access/precharge
Programmable Burst length 1,2,4,8 or full page
8192 refresh cycles
Commercial, Industrial and Military Temperature
Ranges
Organized as 32M x 72
Weight: W332M72V-XSBX - 2.0 grams typical
W332M72V-XSBX
GENERAL DESCRIPTION
The 256MByte (2Gb) SDRAM is a high-speed CMOS,
dynamic random-access, memory using 5 chips containing
536,870,912 bits. Each chip is internally configured as a
quad-bank DRAM with a synchronous interface. Each of
the chip’s 134,217,728-bit banks is organized as 8,192
rows by 1,024 columns by 16 bits.
Read and write accesses to the SDRAM are burst ori-
ented; accesses start at a selected location and continue
for a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an
ACTIVE command, which is then followed by a READ or
WRITE command. The address bits registered coincident
with the ACTIVE command are used to select the bank
and row to be accessed (BA0, BA1 select the bank; A0-
12 select the row). The address bits registered coincident
with the READ or WRITE command are used to select the
starting column location for the burst access.
The SDRAM provides for programmable READ or WRITE
burst lengths of 1, 2, 4 or 8 locations, or the full page, with
a burst terminate option. An AUTO PRECHARGE function
may be enabled to provide a self-timed row precharge that
is initiated at the end of the burst sequence.
The 2Gb SDRAM uses an internal pipelined architecture to
achieve high-speed operation. This architecture is compatible
with the 2n rule of prefetch architectures, but it also allows
the column address to be changed on every clock cycle to
achieve a high-speed, fully random access. Precharging
one bank while accessing one of the other three banks
will hide the precharge cycles and provide seamless, high-
speed, random-access operation.
The 2Gb SDRAM is designed to operate at 3.3V. An auto
refresh mode is provided, along with a power-saving,
power-down mode.
BENEFITS
73% SPACE SAVINGS
Reduced part count
Reduced I/O count
• 23% I/O Reduction
Reduced trace lengths for lower parasitic
capacitance
Suitable for hi-reliability applications
Laminate interposer for optimum TCE match
* This product is subject to change without notice.
Discrete Approach
11.9
11.9
11.9
11.9
11.9
ACTUAL SIZE
22.3
54
TSOP
54
TSOP
54
TSOP
54
TSOP
54
TSOP
White Electronic Designs
W332M72V-XSBX
16
22
S
A
V
I
N
G
S
73%
23%
Area
I/O
Count
Ju;y 2006
Rev. 3
5 x 265mm
2
= 1325mm
2
5 x 54 pins = 270 pins
1
352mm
2
208 Balls
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com