欢迎访问ic37.com |
会员登录 免费注册
发布采购

W3E32M72S-250SBI 参数 Datasheet PDF下载

W3E32M72S-250SBI图片预览
型号: W3E32M72S-250SBI
PDF下载: 下载PDF文件 查看货源
内容描述: 32Mx72 DDR SDRAM [32Mx72 DDR SDRAM]
分类和应用: 存储内存集成电路动态存储器双倍数据速率
文件页数/大小: 19 页 / 465 K
品牌: WEDC [ WHITE ELECTRONIC DESIGNS CORPORATION ]
 浏览型号W3E32M72S-250SBI的Datasheet PDF文件第11页浏览型号W3E32M72S-250SBI的Datasheet PDF文件第12页浏览型号W3E32M72S-250SBI的Datasheet PDF文件第13页浏览型号W3E32M72S-250SBI的Datasheet PDF文件第14页浏览型号W3E32M72S-250SBI的Datasheet PDF文件第15页浏览型号W3E32M72S-250SBI的Datasheet PDF文件第17页浏览型号W3E32M72S-250SBI的Datasheet PDF文件第18页浏览型号W3E32M72S-250SBI的Datasheet PDF文件第19页  
W3E32M72S-XSBX  
White Electronic Designs  
47. Random addressing changing: 50% of data changing at every transfer.  
48. Random addressing changing: 100% of data changing at every transfer.  
49. CKE must be active (high) during the entire time a refresh command is executed.  
That is, from the time the AUTO REFRESH command is registered, CKE must be  
active at each rising clock edge, until tRFC has been satised.  
50.  
ICC2N species the DQ, DQS, and DQM to be driven to a valid high or low logic  
level. ICC2Q is similar to ICC2F except ICC2Q species the address and control inputs  
to remain stable. Although ICC2F, ICC2N, and ICC2Q are similar, ICC2F is “worst case.”  
51. Whenever the operating frequency is altered, not including jitter, the DLL is  
required to be reset followed by 200 clock cycles before any READ command.  
52. This is the DC voltage supplied at the DRAM and is inclusive of all noise up to 20  
MHz. Any noise above 20 MHz at the DRAM generated from any source other than  
that of the DRAM itself may not exceed the DC coltage range of 2.6V ± 100mV.  
White Electronic Designs Corp. reserves the right to change products or specications without notice.  
July 2006  
Rev. 6  
16  
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com