欢迎访问ic37.com |
会员登录 免费注册
发布采购

WED3DG639V75D2 参数 Datasheet PDF下载

WED3DG639V75D2图片预览
型号: WED3DG639V75D2
PDF下载: 下载PDF文件 查看货源
内容描述: 64MB- 8M ×64 SDRAM UNBUFFERED [64MB- 8M x 64 SDRAM UNBUFFERED]
分类和应用: 存储内存集成电路动态存储器
文件页数/大小: 5 页 / 117 K
品牌: WEDC [ WHITE ELECTRONIC DESIGNS CORPORATION ]
 浏览型号WED3DG639V75D2的Datasheet PDF文件第2页浏览型号WED3DG639V75D2的Datasheet PDF文件第3页浏览型号WED3DG639V75D2的Datasheet PDF文件第4页浏览型号WED3DG639V75D2的Datasheet PDF文件第5页  
White Electronic Designs
64MB- 8M x 64 SDRAM UNBUFFERED
FEATURES
PC100 and PC133 compatible
Burst Mode Operation
Auto and Self Refresh capability
LVTTL compatible inputs and outputs
Serial Presence Detect with EEPROM
Fully synchronous: All signals are registered on the positive
edge of the system clock
Programmable Burst Lengths: 1, 2, 4, 8 or Full Page
3.3V
±
0.3v Power Supply
168 pin DIMM JEDEC
WED3DG649V-D2
DESCRIPTION
The WED3DG649V is a 8M x 64 synchronous DRAM
module which consists of four 8M x 16 SDRAM
components in TSOP II package and one 2K EEPROM
in an 8 pin TSSOP package for Serial Presence Detect
which are mounted on a 168 pin DIMM multilayer FR4
Substrate.
*This product is under development, is not qualified or characterized and is subject to
change or cancellation without notice.
PIN CONFIGURATIONS (FRONT SIDE/BACK SIDE)
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
Front
V
SS
DQ0
DQ1
DQ2
DQ3
V
CC
DQ4
DQ5
DQ6
DQ7
DQ8
V
SS
DQ9
DQ10
DQ11
DQ12
DQ13
V
CC
DQ14
DQ15
NC
NC
V
SS
NC
NC
V
CC
WE#
DQM0
Pin
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
Front
DQM1
CS0#
DNU
V
SS
A0
A2
A4
A6
A8
A10/AP
BA1
V
CC
V
CC
CK0
V
SS
DNU
CS2#
DQM2
DQM3
DNU
V
CC
NC
NC
NC
NC
V
SS
DQ16
DQ17
Pin
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
Front
DQ18
DQ19
V
CC
DQ20
NC
NC
NC
V
SS
DQ21
DQ22
DQ23
V
SS
DQ24
DQ25
DQ26
DQ27
V
CC
DQ28
DQ29
DQ30
DQ31
V
SS
CK2
NC
*WP
**SDA
**SCL
V
CC
Pin
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
Back
V
SS
DQ32
DQ33
DQ34
DQ35
V
CC
DQ36
DQ37
DQ38
DQ39
DQ40
V
SS
DQ41
DQ42
DQ43
DQ44
DQ45
V
CC
DQ46
DQ47
NC
NC
V
SS
NC
NC
V
CC
CAS#
DQM4
Pin
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
Back
DQM5
CS1#
RAS#
V
SS
A1
A3
A5
A7
A9
BA0
A11
V
CC
NC
NC
V
SS
CKE0
NC
DQM6
DQM7
NC
V
CC
NC
NC
NC
NC
V
SS
DQ48
DQ49
Pin
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
Back
DQ50
DQ51
V
CC
DQ52
NC
NC
DNU
V
SS
DQ53
DQ54
DQ55
V
SS
DQ56
DQ57
DQ58
DQ59
V
CC
DQ60
DQ61
DQ62
DQ63
V
SS
NC
NC
**SA0
**SA1
**SA2
V
CC
PIN NAMES
A0 – A11
BA0-1
DQ0-63
CK0,CK2
CKE0
CS0#,CS2#
RAS#
CAS#
WE#
DQM0-7#
V
CC
V
SS
SDA
SCL
DNU
NC
Address input (Multiplexed)
Select Bank
Data Input/Output
Clock input
Clock Enable input
Chip select Input
Row Address Strobe
Column Address Strobe
Write Enable
DQM
Power Supply (3.3V)
Ground
Serial data I/O
Serial clock
Do not use
No Connect
* WP (write protect) option available on pin 81,
see ordering information on page 5.
** These pins should be NC in the system which
does not support SPD.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
June 2003
Rev. 1
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com