ADVANCE INFORMATION
Switching Waveforms
(continued)
Write Cycle 1 (WE Controlled)
[13, 14,16, 17, 18]
ADDRESS
t
SCE
CE
WCMC8016V9X
t
WC
CE2
t
AW
t
SA
WE
t
HA
t
PWE
BHE
/
BLE
t
BW
OE
t
SD
DATAI/O
DON’T CARE
[13, 14,16, 17, 18]
t
HD
VALID DATA
Write Cycle 2 (CE or CE
2
Controlled)
t
WC
ADDRESS
t
SCE
CE
CE2
t
S A
t
AW
t
PWE
t
HA
WE
t
BW
BHE /BLE
OE
t
SD
DATAI/O
DON’T CARE
t
HD
VALID DATA
t
HZOE
Notes:
16. Data I/O is high impedance if OE = V
IH
.
17. If Chip Enable goes INACTIVE and CE
2
goes LOW simultaneously with WE = V
IH
, the output remains in a high-impedance state.
18. During the DON’T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied.
38-14026
Page - 8 - of 12