欢迎访问ic37.com |
会员登录 免费注册
发布采购

W26010AT-25 参数 Datasheet PDF下载

W26010AT-25图片预览
型号: W26010AT-25
PDF下载: 下载PDF文件 查看货源
内容描述: 64K 16个高速CMOS静态RAM [64K 16 HIGH-SPEED CMOS STATIC RAM]
分类和应用: 存储内存集成电路静态存储器光电二极管
文件页数/大小: 10 页 / 159 K
品牌: WINBOND [ WINBOND ]
 浏览型号W26010AT-25的Datasheet PDF文件第2页浏览型号W26010AT-25的Datasheet PDF文件第3页浏览型号W26010AT-25的Datasheet PDF文件第4页浏览型号W26010AT-25的Datasheet PDF文件第5页浏览型号W26010AT-25的Datasheet PDF文件第6页浏览型号W26010AT-25的Datasheet PDF文件第7页浏览型号W26010AT-25的Datasheet PDF文件第8页浏览型号W26010AT-25的Datasheet PDF文件第9页  
W26010A
64K
×
16 HIGH-SPEED CMOS STATIC RAM
GENERAL DESCRIPTION
The W26010A is a high-speed, low-power CMOS static RAM organized as 65,536
×
16 bits that
operates on a single 5-volt power supply. This device is manufactured using Winbond's high
performance CMOS technology.
The W26010A has an active low chip select, separate upper and lower byte selects, and a fast output
enable. No clock or refreshing is required. Separate byte select controls (#LB and #UB) allow individual
bytes to be written and read. #LB controls I/O1-I/O8, the lower byte. #UB controls I/O9−I/O16, the
upper byte. This device is well suited for use in high-density, high-speed system applications.
FEATURES
High speed access time: 15/20/25 nS (max.)
Low power consumption:
Active: 1.3W (max.)
Single
+5V
power supply
Fully static operation
No clock or refreshing
#LB (I/O1−I/O8), #UB (I/O9−I/O16)
Available packages: 44-pin 400 mil SOJ and
Type II TSOP
All inputs and outputs directly TTL compatible
Three-state outputs
Data byte control
PIN CONFIGURATION
BLOCK DIAGRAM
V
DD
V
SS
A0
A1
A2
A3
A4
#CS
I/O1
I/O2
I/O3
I/O4
V
DD
V
SS
I/O5
I/O6
I/O7
I/O8
#WE
A5
A6
A7
A8
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A15
A14
A13
#OE
#UB
A0
.
.
A15
DECODER
CORE
ARRAY
#UB
#LB
I/O16
I/O15
I/O14
I/O13
V
SS
V
DD
I/O12
I/O11
I/O10
I/O9
NC
A12
A11
A10
A9
NC
#CS
#OE
#WE
#LB
CONTROL
DATA I/O
I/O1
.
.
I/O16
PIN DESCRIPTION
SYMBOL
A0−A15
I/O1−I/O16
#CS
#WE
#OE
#LB
#UB
V
DD
V
SS
NC
DESCRIPTION
Address Inputs
Data Inputs/Outputs
Chip Select Inputs
Write Enable Input
Output Enable Input
Lower Byte Select I/O1−I/O8
Upper Byte Select I/O9−I/O16
Power Supply
Ground
No Connection
-1-
Publication Release Date: May 2001
Revision A5