欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM0831CD 参数 Datasheet PDF下载

WM0831CD图片预览
型号: WM0831CD
PDF下载: 下载PDF文件 查看货源
内容描述: 8位模数转换器,串行接口和差分或双输入 [8-Bit ADCs with Serial Interface and Differential or Dual Inputs]
分类和应用: 转换器模数转换器
文件页数/大小: 14 页 / 537 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM0831CD的Datasheet PDF文件第6页浏览型号WM0831CD的Datasheet PDF文件第7页浏览型号WM0831CD的Datasheet PDF文件第8页浏览型号WM0831CD的Datasheet PDF文件第9页浏览型号WM0831CD的Datasheet PDF文件第10页浏览型号WM0831CD的Datasheet PDF文件第11页浏览型号WM0831CD的Datasheet PDF文件第13页浏览型号WM0831CD的Datasheet PDF文件第14页  
WM0831, WM0832
Functional Description
(continued)
Analogue Inputs.
While sampling the analogue inputs short spikes of
current enter a “+” input and flow out of the corresponding
“-” input at the clock edges during conversion. This
current does not cause errors as it decays rapidly and the
internal comparator is strobed at the end of a clock
period. Care should be exercised if bypass capacitors are
used at the inputs, as an apparent offset error can be
caused by the capacitor averaging the input current and
developing a voltage across the source resistance.
Bypass capacitors should not be used with a source
resistance greater than 1kΩ.
In considering error sources, input leakage current will also
cause a voltage drop across the source resistance and
hence high impedance sources should be buffered.
In differential mode there is a 1/2 clock period interval be-
tween sampling the “+” and the “-” inputs. If there is a change
in common mode voltage during this interval an error could
notionally result.
For a sinusoidal common mode signal the error is given
by:
VERROR = VPEAK (2πfCM) (1/(2fCLK))
Where
VPEAK = Peak common mode voltage
f
CM
= Common mode signal frequency
f
CLK
= Clock frequency.
Wolfson Microelectronics
12