欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC18V02VQ44C 参数 Datasheet PDF下载

XC18V02VQ44C图片预览
型号: XC18V02VQ44C
PDF下载: 下载PDF文件 查看货源
内容描述: 在系统可编程配置PROM [In-System Programmable Configuration PROMs]
分类和应用: 可编程只读存储器
文件页数/大小: 21 页 / 227 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC18V02VQ44C的Datasheet PDF文件第3页浏览型号XC18V02VQ44C的Datasheet PDF文件第4页浏览型号XC18V02VQ44C的Datasheet PDF文件第5页浏览型号XC18V02VQ44C的Datasheet PDF文件第6页浏览型号XC18V02VQ44C的Datasheet PDF文件第8页浏览型号XC18V02VQ44C的Datasheet PDF文件第9页浏览型号XC18V02VQ44C的Datasheet PDF文件第10页浏览型号XC18V02VQ44C的Datasheet PDF文件第11页  
R
XC18V00 Series In-System Programmable Configuration PROMs
instruction scan sequence. In preparation for an instruction
scan sequence, the instruction register is parallel loaded
with a fixed instruction capture pattern. This pattern is
shifted out onto TDO (LSB first), while an instruction is
shifted into the instruction register from TDI. The detailed
composition of the instruction capture pattern is illustrated
in
Figure 3.
The ISP Status field, IR(4), contains logic “1” if the device is
currently in ISP mode; otherwise, it contains logic “0”. The
Security field, IR(3), contains logic “1” if the device has been
programmed with the security option turned on; otherwise, it
contains logic “0”.
IR[7:5]
TDI->
Notes:
000
IR[4]
ISP
Status
IR[3]
Security
IR[2]
0
IR[1:0]
01
->TDO
The read security bit can be set by the user to prevent the
internal programming pattern from being read or copied via
JTAG. When set, it allows device erase. Erasing the entire
device is the only way to reset the read security bit.
Table 3:
Data Security Options
Default = Reset
Read Allowed
Program/Erase Allowed
Verify Allowed
Set
Read Inhibited via JTAG
Program/Erase Allowed
Verify Inhibited
IEEE 1149.1 Boundary-Scan (JTAG)
The XC18V00 family is fully compliant with the IEEE Std.
1149.1 Boundary-Scan, also known as JTAG. A Test
Access Port (TAP) and registers are provided to support all
required boundary scan instructions, as well as many of the
optional instructions specified by IEEE Std. 1149.1. In addi-
tion, the JTAG interface is used to implement in-system pro-
gramming (ISP) to facilitate configuration, erasure, and
verification operations on the XC18V00 device.
Table 4
lists the required and optional boundary-scan
instructions supported in the XC18V00. Refer to the IEEE
Std. 1149.1 specification for a complete description of
boundary-scan architecture and the required and optional
instructions.
Table 4:
Boundary Scan Instructions
Boundary-Scan
Command
BYPASS
SAMPLE/
PRELOAD
EXTEST
Binary
Code [7:0]
11111111
00000001
00000000
Description
Enables BYPASS
Enables boundary-scan
SAMPLE/PRELOAD operation
Enables boundary-scan
EXTEST operation
Enables boundary-scan
CLAMP operation
all outputs in high-impedance
state simultaneously
Enables shifting out
32-bit IDCODE
Enables shifting out
32-bit USERCODE
Initiates FPGA configuration
by pulsing CF pin Low once
1. IR(1:0) = 01 is specified by IEEE Std. 1149.1
Figure 3:
Instruction Register Values Loaded into IR as
Part of an Instruction Scan Sequence
Boundary Scan Register
The boundary-scan register is used to control and observe
the state of the device pins during the EXTEST, SAM-
PLE/PRELOAD, and CLAMP instructions. Each output pin
on the XC18V00 has two register stages that contribute to
the boundary-scan register, while each input pin only has
one register stage.
For each output pin, the register stage nearest to TDI con-
trols and observes the output state, and the second stage
closest to TDO controls and observes the High-Z enable
state of the pin.
For each input pin, the register stage controls and observes
the input state of the pin.
Required Instructions
Identification Registers
The IDCODE is a fixed, vendor-assigned value that is used
to electrically identify the manufacturer and type of the
device being addressed. The IDCODE register is 32 bits
wide. The IDCODE register can be shifted out for examina-
tion by using the IDCODE instruction. The IDCODE is avail-
able to any other system component via JTAG.
The IDCODE register has the following binary format:
vvvv:ffff:ffff:aaaa:aaaa:cccc:cccc:ccc1
Optional Instructions
CLAMP
HIGHZ
IDCODE
USERCODE
11111010
11111100
11111110
11111101
where
v = the die version number
f = the family code (50h for XC18V00 family)
a = the ISP PROM product ID (36h for the XC18V04)
c = the company code (49h for Xilinx)
Note:
The LSB of the IDCODE register is always read as
logic “1” as defined by IEEE Std. 1149.1.
7
XC18V00 Specific Instructions
CONFIG
11101110
Instruction Register
The Instruction Register (IR) for the XC18V00 is eight bits
wide and is connected between TDI and TDO during an
DS026 (v4.0) June 11, 2003
Product Specification
1-800-255-7778