欢迎访问ic37.com |
会员登录 免费注册
发布采购

XCV150-4PQ240C 参数 Datasheet PDF下载

XCV150-4PQ240C图片预览
型号: XCV150-4PQ240C
PDF下载: 下载PDF文件 查看货源
内容描述: 现场可编程门阵列 [Field Programmable Gate Arrays]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 4 页 / 40 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XCV150-4PQ240C的Datasheet PDF文件第1页浏览型号XCV150-4PQ240C的Datasheet PDF文件第2页浏览型号XCV150-4PQ240C的Datasheet PDF文件第3页  
R
Virtex2.5 V Field Programmable Gate Arrays  
Revision History  
Date  
11/98  
01/99  
02/99  
05/99  
05/99  
07/99  
Version  
1.0  
Revision  
Initial Xilinx release.  
1.2  
Updated package drawings and specs.  
1.3  
Update of package drawings, updated specifications.  
Addition of package drawings and specifications.  
Replaced FG 676 & FG680 package drawings.  
1.4  
1.5  
1.6  
Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit  
Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O  
Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and  
new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and  
Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19.  
Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated  
IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate.  
Added IOB Input Switching Characteristics Standard Adjustments.  
09/99  
1.7  
Speed grade update to preliminary status, Power-on specification and Clock-to-Out  
Minimums additions, 0hold time listing explanation, quiescent current listing update, and  
Figure 6 ADDRA input label correction. Added TIJITCC parameter, changed TOJIT to  
TOPHASE  
.
01/00  
01/00  
03/00  
1.8  
1.9  
2.0  
Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479,  
117153, 117154, and 117612. Modified notes for Recommended Operating Conditions  
(voltage and temperature). Changed Bank information for VCCO in CS144 package on p.43.  
Updated DLL Jitter Parameter table and waveforms, added Delay Measurement  
Methodology table for different I/O standards, changed buffered Hex line info and  
Input/Output Timing measurement notes.  
New TBCKO values; corrected FG680 package connection drawing; new note about status  
of CCLK pin after configuration.  
05/00  
05/00  
09/00  
2.1  
2.2  
2.3  
Modified Pins not listed ...statement. Speed grade update to Final status.  
Modified Table 18.  
Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.  
Corrected Units column in table under IOB Input Switching Characteristics.  
Added values to table under CLB SelectRAM Switching Characteristics.  
Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in  
Table 18.  
10/00  
04/01  
2.4  
2.5  
Corrected BG256 Pin Function Diagram.  
Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.  
Converted file to modularized format. See Virtex Data Sheet section.  
Virtex Data Sheet  
The Virtex Data Sheet contains the following modules:  
DS003-1, Virtex 2.5V FPGAs:  
Introduction and Ordering Information (Module 1)  
DS003-3, Virtex 2.5V FPGAs:  
DC and Switching Characteristics (Module 3)  
DS003-2, Virtex 2.5V FPGAs:  
Functional Description (Module 2)  
DS003-4, Virtex 2.5V FPGAs:  
Pinout Tables (Module 4)  
Module 1 of 4  
4
www.xilinx.com  
1-800-255-7778  
DS003-1 (v2.5 ) April 2, 2001  
Product Specification