欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT3271BE 参数 Datasheet PDF下载

MT3271BE图片预览
型号: MT3271BE
PDF下载: 下载PDF文件 查看货源
内容描述: 宽动态范围的DTMF接收器 [Wide Dynamic Range DTMF Receiver]
分类和应用:
文件页数/大小: 15 页 / 488 K
品牌: ZARLINK [ ZARLINK SEMICONDUCTOR INC ]
 浏览型号MT3271BE的Datasheet PDF文件第1页浏览型号MT3271BE的Datasheet PDF文件第3页浏览型号MT3271BE的Datasheet PDF文件第4页浏览型号MT3271BE的Datasheet PDF文件第5页浏览型号MT3271BE的Datasheet PDF文件第6页浏览型号MT3271BE的Datasheet PDF文件第7页浏览型号MT3271BE的Datasheet PDF文件第8页浏览型号MT3271BE的Datasheet PDF文件第9页  
MT3170B/71B, MT3270B/71B, MT3370B/71B
Description
Data Sheet
The MT3x7xB is a family of high performance DTMF receivers which decode all 16 tone pairs into a 4-bit binary
code. These devices incorporate an AGC for wide dynamic range and are suitable for end-to-end signalling. The
MT3x70B provides an early steering (ESt) logic output to indicate the detection of a DTMF signal and requires
external software guard time to validate the DTMF digit. The MT3x71B, with preset internal guard times, uses a
delay steering (DStD) logic output to indicate the detection of a valid DTMF digit. The 4-bit DTMF binary digit can be
clocked out synchronously at the serial data (SD) output. The SD pin is multiplexed with call progress detector
output. In the presence of supervisory tones, the call progress detector circuit indicates the cadence (i.e., envelope)
of the tone burst. The cadence information can then be processed by an external microcontroller to identify specific
call progress signals. The MT327xB and MT337xB can be used with a crystal or a ceramic resonator without
additional components. A power-down option is provided for the MT317xB and MT337xB.
MT3170B/71B
INPUT
PWDN
CLK
VSS
1
2
3
4
8
7
6
5
VDD INPUT
ESt/
DStD OSC2
ACK
SD
OSC1
VSS
MT3270B/71B
1
2
3
4
8
7
6
5
VDD
ESt/
DStD
ACK
SD
NC
INPUT
PWDN
OSC2
NC
OSC1
NC
NC
VSS
MT3370B/71B
1
2
3
4
5
6
7
8
9
18
17
16
15
14
13
12
11
10
VDD
NC
NC
ESt/DStD
NC
ACK
NC
SD
NC
NC
NC
INPUT
PWDN
NC
OSC2
OSC1
VSS
NC
NC
MT3370B/71B
1
2
3
4
5
6
7
8
9
10
20 PIN SSOP
20
19
18
17
16
15
14
13
12
11
NC
NC
VDD
NC
ESt/DStD
NC
ACK
SD
NC
NC
8 PIN PLASTIC DIP
18 PIN PLASTIC SOIC
Figure 2 - Pin Connections
Pin Description
Pin #
337xB
2
4
6
327xB
1
2
3
317xB
1
-
3
Name
INPUT
OSC2
OSC1
(CLK)
Description
DTMF/CP Input.
Input signal must be AC coupled via capacitor.
Oscillator Output.
Oscillator/Clock Input.
This pin can either be driven by:
1) an external digital clock with defined input logic levels. OSC2
should be left open.
2) connecting a crystal or ceramic resonator between OSC1 and
OSC2 pins.
Ground.
(0V)
Serial Data/Call Progress Output.
This pin serves the dual function
of being the serial data output when clock pulses are applied after
validation of DTMF signal, and also indicates the cadence of call
progress input. As DTMF signal lies in the same frequency band as
call progress signal, this pin may toggle for DTMF input. The SD pin
is at logic low in powerdown state.
Acknowledge Pulse Input.
After ESt or DStD is high, applying a
sequence of four pulses on this pin will then shift out four bits on the
SD pin, representing the decoded DTMF digit. The rising edge of the
first clock is used to latch the 4-bit data prior to shifting. This pin is
pulled down internally. The idle state of the ACK signal should be
low.
9
11
4
5
4
5
V
SS
SD
13
6
6
ACK
2
Zarlink Semiconductor Inc.