欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT8985AP 参数 Datasheet PDF下载

MT8985AP图片预览
型号: MT8985AP
PDF下载: 下载PDF文件 查看货源
内容描述: 增强型数字式开关 [Enhanced Digital Switch]
分类和应用: 开关
文件页数/大小: 26 页 / 570 K
品牌: ZARLINK [ ZARLINK SEMICONDUCTOR INC ]
 浏览型号MT8985AP的Datasheet PDF文件第2页浏览型号MT8985AP的Datasheet PDF文件第3页浏览型号MT8985AP的Datasheet PDF文件第4页浏览型号MT8985AP的Datasheet PDF文件第5页浏览型号MT8985AP的Datasheet PDF文件第7页浏览型号MT8985AP的Datasheet PDF文件第8页浏览型号MT8985AP的Datasheet PDF文件第9页浏览型号MT8985AP的Datasheet PDF文件第10页  
MT8985
Input
Channel
n
n
Output Channel
m=n, n+1 or n+2
m>n+2
Throughput Delay
m-n + 32 timeslots
m-n time slots
Data Sheet
n
m<n
32-(n-m) time slots
Table 1 - Channel Delay for the Variable Mode Delay
Constant Delay Mode
In this mode frame integrity is maintained in all switching configurations by making use of a multiple Data-Memory
buffer technique where input channels written in any of the buffers during frame N will be read out during frame
N+2. In the MT8985, the minimum throughput delay achievable in Constant Delay mode will be 32 time slots; for
example, when input time slot 32 (channel 31) is switched to output time slot 1 (channel 0). Likewise, the maximum
delay is achieved when the first time slot in a frame (channel 0) is switched to the last time slot in the frame
(channel 31), resulting in 94 time slots of delay.
To summarize, any input time slot from input frame N will be always switched to the destination time slot on output
frame N+2. In Constant Delay mode, the device throughput delay is calculated according to the following formula:
DELAY = [32 + (32 - IN) + (OUT - 1)];
(expressed in number of time slots)
Where:
IN is the number of the input time slot
(from 1 to 32).
OUT is the number of the output time slot
(from 1 to 32).
Microprocessor Port
The MT8985 microprocessor port has pin compatibility with Zarlink MT8980 Digital Switch device providing a non-
multiplexed bus architecture. The parallel port consists of an 8 bit parallel data bus (D0-D7), six address input lines
(A0-A5) and four control lines (CS, DS, R/W and DTA). This parallel microport allows the access to the Control
registers, Connection Memory High, Connection Memory Low and the Data Memory. All locations are read/written
except for the data memory which can be read only.
Accesses from the microport to the connection memory and the data memory are multiplexed with accesses from
the input and output TDM ports. This can cause variable Data Acknowledge delays (DTA). In the MT8985 device,
the DTA output provides a maximum acknowledgement delay of 800 ns for read/write operations in the Connection
Memory. However, for operations in the Data Memory (Message Mode), the maximum acknowledgement delay can
be 1220 ns.
6
Zarlink Semiconductor Inc.