欢迎访问ic37.com |
会员登录 免费注册
发布采购

ZL30119GGG2 参数 Datasheet PDF下载

ZL30119GGG2图片预览
型号: ZL30119GGG2
PDF下载: 下载PDF文件 查看货源
内容描述: SONET / SDH OC- 48 / OC -192线路卡同步器 [SONET/SDH OC-48/OC-192 Line Card Synchronizer]
分类和应用: ATM集成电路SONET集成电路SDH集成电路电信集成电路电信电路异步传输模式
文件页数/大小: 28 页 / 530 K
品牌: ZARLINK [ ZARLINK SEMICONDUCTOR INC ]
 浏览型号ZL30119GGG2的Datasheet PDF文件第2页浏览型号ZL30119GGG2的Datasheet PDF文件第3页浏览型号ZL30119GGG2的Datasheet PDF文件第4页浏览型号ZL30119GGG2的Datasheet PDF文件第5页浏览型号ZL30119GGG2的Datasheet PDF文件第6页浏览型号ZL30119GGG2的Datasheet PDF文件第7页浏览型号ZL30119GGG2的Datasheet PDF文件第8页浏览型号ZL30119GGG2的Datasheet PDF文件第9页  
ZL30119
SONET/SDH
OC-48/OC-192 Line Card Synchronizer
Data Sheet
June 2006
A full Design Manual is available to qualified customers.
To
register,
please
send
an
email
to
TimingandSync@Zarlink.com.
Ordering Information
ZL30119GGG
100 Pin CABGA
Trays
ZL30119GGG2 100 Pin CABGA*
Trays
*Pb Free Tin/Silver/Copper
-40
o
C to +85
o
C
DPLL2 provides a comprehensive set of features
for generating derived output clocks and other
general purpose clocks
Provides 8 reference inputs which support clock
frequencies with any multiples of 8 kHz up to
77.76 MHz in addition to 2 kHz
Provides 3 sync inputs for output frame pulse
alignment
Generates several styles of output frame pulses
with selectable pulse width, polarity, and frequency
Configurable input to output delay, and output to
output phase alignment
Flexible input reference monitoring automatically
disqualifies references based on frequency and
phase irregularities
Supports IEEE 1149.1 JTAG Boundary Scan
Features
Synchronizes with standard telecom system
references and synthesizes a wide variety of
protected telecom line interface clocks that are
compliant with Telcordia GR-253-CORE and ITU-T
G.813
Internal APLL provides standard output clock
frequencies up to 622.08 MHz that meet jitter
requirements for interfaces up to OC-192/STM-64
Programmable output synthesizers (P0, P1)
generate clock frequencies from any multiple of
8 kHz up to 77.76 MHz in addition to 2 kHz
Provides two DPLLs which are independently
configurable through a serial peripheral interface
DPLL1 provides all the features necessary for
generating SONET/SDH compliant clocks including
automatic hitless reference switching, automatic
mode selection (locked, free-run, holdover), and
selectable loop bandwidth
trst_b tck tdi tms
tdo
dpll2_ref
dpll1_hs_en
dpll1_lock dpll1_holdover
diff0_en
diff1_en
osco
osci
Master
Clock
IEEE 1449.1
JTAG
ref
DPLL2
P0
Synthesizer
P1
Synthesizer
p0_clk0
p0_clk1
p0_fp0
p0_fp1
p1_clk0
p1_clk1
diff0
diff1
ref0
ref1
ref2
ref3
ref4
ref5
ref6
ref7
sync0
sync1
sync2
ref7:0
ref
DPLL1
sync2:0
Reference
Monitors
ref_&_sync_status
sync
fb_clk/fp
SONET/SDH
APLL
sdh_clk0
sdh_clk1
sdh_fp0
sdh_fp1
fb_clk
Feedback
Synthesizer
int_b
SPI Interface
Controller &
State Machine
sck
si
so
cs_b
rst_b
dpll1_mod_sel1:0
sdh_filter
filter_ref0
filter_ref1
Figure 1 - Block Diagram
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2005-2006, Zarlink Semiconductor Inc. All Rights Reserved.