欢迎访问ic37.com |
会员登录 免费注册
发布采购

ZL50117 参数 Datasheet PDF下载

ZL50117图片预览
型号: ZL50117
PDF下载: 下载PDF文件 查看货源
内容描述: 32,64和128个信道的CESoP处理器 [32, 64 and 128 Channel CESoP Processors]
分类和应用:
文件页数/大小: 95 页 / 1150 K
品牌: ZARLINK [ ZARLINK SEMICONDUCTOR INC ]
 浏览型号ZL50117的Datasheet PDF文件第2页浏览型号ZL50117的Datasheet PDF文件第3页浏览型号ZL50117的Datasheet PDF文件第4页浏览型号ZL50117的Datasheet PDF文件第5页浏览型号ZL50117的Datasheet PDF文件第6页浏览型号ZL50117的Datasheet PDF文件第7页浏览型号ZL50117的Datasheet PDF文件第8页浏览型号ZL50117的Datasheet PDF文件第9页  
ZL50115/16/17/18/19/20
32, 64 and 128 Channel CESoP
Processors
Data Sheet
Features
General
Circuit Emulation Services over Packet (CESoP)
transport for MPLS, IP and Ethernet networks
On chip timing & synchronization recovery across
a packet network
On chip dual reference Stratum 3 DPLL
Grooming capability for Nx64 Kbps trunking
Fully compatible with Zarlink's ZL50110, ZL50111
and ZL50114 CESoP processors
ZL50115GAG
ZL50116GAG
ZL50117GAG
ZL50118GAG
ZL50119GAG
ZL50120GAG
April 2005
Ordering Information
324
324
324
324
324
324
Ball
Ball
Ball
Ball
Ball
Ball
PBGA
PBGA
PBGA
PBGA
PBGA
PBGA
trays,
trays,
trays,
trays,
trays,
trays,
bake
bake
bake
bake
bake
bake
&
&
&
&
&
&
dry
dry
dry
dry
dry
dry
pack
pack
pack
pack
pack
pack
-40°C to +85°C
Up to 128 bi-directional 64 Kbps channels
Direct connection to LIUs, framers, backplanes
Circuit Emulation Services
Complies with ITU-T recommendation Y.1413
Complies with IETF PWE3 draft standards
CESoPSN and SAToP
Complies with CESoP Implementation
Agreements from MEF 8 and MFA 8.0.0
Structured, synchronous CESoP with clock
recovery
Unstructured, asynchronous CESoP with integral
per-stream clock recovery
Customer Side Packet Interfaces
• 100 Mbps MII Fast Ethernet (ZL50118/19/20 only)
(may also be used as a second provider side packet
interface)
Provider Side Packet Interfaces
100 Mbps MII Fast Ethernet or 1000 Mbps
GMII/TBI Gigabit Ethernet
Customer Side TDM Interfaces
Up to 4 T1/E1, 1 J2, 1 T3/E3, or 1 STS-1 ports
H.110, H-MVIP, ST-BUS backplane
4 T1/E1, 1 J2/T3/E3 or 1 STS-1 ports
H.110, H-MVIP, ST-BUS backplanes
TDM
Interface
(LIU, Framer, Backplane)
Multi-Protocol
Packet
Processing
Engine
PW, RTP, UDP,
IPv4, IPv6, MPLS,
ECID, VLAN, User
Defined, Others
Dual
Packet
Interface
MAC
(MII, GMII, TBI)
Per Port DCO for
Clock Recovery
100 Mbps MII
Fast Ethernet
On Chip Packet Memory
(Jitter Buffer Compensation for 128 ms of Packet Delay Variation)
Dual Reference
Stratum 3 DPLL
Host Processor
Interface
32-bit Motorola compatible
DMA for signaling packets
Backplane
Clocks
JTAG
Figure 1 - ZL50115/16/17/18/19/20 High Level Overview
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2004-2005, Zarlink Semiconductor Inc. All Rights Reserved.
100 Mbps MII Fast Ethernet
or
1000 Mbps GMII/TBI Gigabit Ethernet