PCA0102A
PHASE LOCKED LOOP
14118 Stowe Drive, Suite B | Poway, CA 92064
TEL: (858) 621-2700 | FAX: (858) 486-1927
Rev A1
PHASE NOISE (1 Hz BW, typical)
-70
-80
-90
-100
-110
-120
-130
-140
FEATURES
• Frequency Range: 102.4 -
102.4 MHz
KHz
• Step Size:
50
•
- Style Package
CPLL
APPLICATIONS
• Telecommunications
• Satellite
102
103
104
105
Telemetry
•
VALUE
102.4 - 102.4
UNITS
MHz
PERFORMANCE SPECIFICATIONS
Frequency Range
-100
dBc/Hz
dBc
Phase Noise @ 10 kHz offset (1 Hz BW, typ.)
Harmonic Suppression (2nd, typ.)
Sideband Spurs (typ.)
-10
-65
0±2
50
dBc
Power Output
dBm
Load Impedance
Step Size
50
kHz
1250
Charge Pump Output Current
Switching Speed (typ., adjacent channel)
Startup Lock Time (typ.)
4
4
mSec
mSec
°C
-40 to 85
Operating Temperature Range
Package Style
CPLL
POWER SUPPLY REQUIREMENTS
Supply Voltage (Vcc, nom.)
3
Vdc
mA
Supply Current (Icc, typ.)
21
All specifications are typical unless otherwise noted and subject to change without notice.
APPLICATION NOTES
• AN-107 : How to Solder Z-COMM VCOs / PLLs
• AN-202 : PLL Functional Description
NOTES:
Reference Oscillator Signal: 5 MHz<
<100 MHz
Frequency Synthesizer: Analog Devices - ADF4001
© Z-Communications, Inc.
Page 1
All rights reserved