欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8F041ASH020SC 参数 Datasheet PDF下载

Z8F041ASH020SC图片预览
型号: Z8F041ASH020SC
PDF下载: 下载PDF文件 查看货源
内容描述: Z8喝采XP -R 4K系列高性能8位微控制器 [Z8 Encore XP-R 4K Series High-Performance 8-Bit Microcontrollers]
分类和应用: 微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 276 页 / 3422 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8F041ASH020SC的Datasheet PDF文件第95页浏览型号Z8F041ASH020SC的Datasheet PDF文件第96页浏览型号Z8F041ASH020SC的Datasheet PDF文件第97页浏览型号Z8F041ASH020SC的Datasheet PDF文件第98页浏览型号Z8F041ASH020SC的Datasheet PDF文件第100页浏览型号Z8F041ASH020SC的Datasheet PDF文件第101页浏览型号Z8F041ASH020SC的Datasheet PDF文件第102页浏览型号Z8F041ASH020SC的Datasheet PDF文件第103页  
Z8 Encore! XP® 4K Series  
Product Specification  
80  
When the timer is enabled, the Timer Output signal is complemented upon timer  
Reload.  
CONTINUOUS mode  
When the timer is disabled, the Timer Output signal is set to the value of this bit.  
When the timer is enabled, the Timer Output signal is complemented upon timer  
Reload.  
COUNTER mode  
When the timer is disabled, the Timer Output signal is set to the value of this bit.  
When the timer is enabled, the Timer Output signal is complemented upon timer  
Reload.  
PWM SINGLE OUTPUT mode  
0 = Timer Output is forced Low (0) when the timer is disabled. When enabled, the  
Timer Output is forced High (1) upon PWM count match and forced Low (0) upon  
Reload.  
1 = Timer Output is forced High (1) when the timer is disabled. When enabled, the  
Timer Output is forced Low (0) upon PWM count match and forced High (1) upon  
Reload.  
CAPTURE mode  
0 = Count is captured on the rising edge of the Timer Input signal.  
1 = Count is captured on the falling edge of the Timer Input signal.  
COMPARE mode  
When the timer is disabled, the Timer Output signal is set to the value of this bit.  
When the timer is enabled, the Timer Output signal is complemented upon timer  
Reload.  
GATED mode  
0 = Timer counts when the Timer Input signal is High (1) and interrupts are generated  
on the falling edge of the Timer Input.  
1 = Timer counts when the Timer Input signal is Low (0) and interrupts are generated  
on the rising edge of the Timer Input.  
CAPTURE/COMPARE mode  
0 = Counting is started on the first rising edge of the Timer Input signal. The current  
count is captured on subsequent rising edges of the Timer Input signal.  
1 = Counting is started on the first falling edge of the Timer Input signal. The current  
count is captured on subsequent falling edges of the Timer Input signal.  
PWM DUAL OUTPUT mode  
0 = Timer Output is forced Low (0) and Timer Output Complement is forced High (1)  
when the timer is disabled. When enabled, the Timer Output is forced High (1) upon  
PWM count match and forced Low (0) upon Reload. When enabled, the Timer Output  
Complement is forced Low (0) upon PWM count match and forced High (1) upon  
Reload. The PWMD field in TxCTL0 register is a programmable delay to control the  
PS022815-0206  
Timers