欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8F082ASH020SC 参数 Datasheet PDF下载

Z8F082ASH020SC图片预览
型号: Z8F082ASH020SC
PDF下载: 下载PDF文件 查看货源
内容描述: Z8喝采XP -R F08xA系列与扩展外设 [Z8 Encore XP-R F08xA Series with eXtended Peripherals]
分类和应用: 微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 244 页 / 2750 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8F082ASH020SC的Datasheet PDF文件第125页浏览型号Z8F082ASH020SC的Datasheet PDF文件第126页浏览型号Z8F082ASH020SC的Datasheet PDF文件第127页浏览型号Z8F082ASH020SC的Datasheet PDF文件第128页浏览型号Z8F082ASH020SC的Datasheet PDF文件第130页浏览型号Z8F082ASH020SC的Datasheet PDF文件第131页浏览型号Z8F082ASH020SC的Datasheet PDF文件第132页浏览型号Z8F082ASH020SC的Datasheet PDF文件第133页  
Z8 Encore! XP® F08xA Series  
Product Specification  
111  
If the internal voltage reference must be output to a pin, set the REFEXTbit to 1.  
The internal voltage reference must be enabled in this case.  
Write the REFSELL bit of the pair {REFSELH, REFSELL} to select the internal  
voltage reference level or to disable the internal reference. The REFSELL bit is  
contained in the ADC Control Register 0.  
Set CENto 1 to start the conversion.  
5. CENremains 1 while the conversion is in progress. A single-shot conversion requires  
5129 system clock cycles to complete. If a single-shot conversion is requested from an  
ADC powered-down state, the ADC uses 40 additional clock cycles to power-up  
before beginning the 5129 cycle conversion.  
6. When the conversion is complete, the ADC control logic performs the following  
operations:  
11-bit two’s-complement result written to {ADCD_H[7:0], ADCD_L[7:5]}.  
CENresets to 0 to indicate the conversion is complete.  
If the High and Low alarms are disabled, an interrupt request is sent to the  
Interrupt Controller denoting conversion complete.  
If the High alarm is enabled and the ADC value is higher than the alarm threshold,  
an interrupt is generated.  
If the Low alarm is enabled and the ADC value is lower than the alarm threshold,  
an interrupt is generated.  
7. If the ADC remains idle for 160 consecutive system clock cycles, it is automatically  
powered-down.  
Continuous Conversion  
When configured for continuous conversion, the ADC continuously performs an analog-  
to-digital conversion on the selected analog input. Each new data value over-writes the  
previous value stored in the ADC Data registers. An interrupt is generated after each con-  
version.  
In CONTINUOUS mode, ADC updates are limited by the input signal bandwidth of the  
ADC and the latency of the ADC and its digital filter. Step changes at the input are not  
detected at the next output from the ADC. The response of the ADC (in all modes) is  
limited by the input signal bandwidth and the latency.  
Caution:  
Follow these steps for setting up the ADC and initiating continuous conversion:  
1. Enable the acceptable analog input by configuring the general-purpose I/O pins for  
alternate function. This action disables the digital input and output driver.  
2. Write the ADC High Threshold Register and ADC Low Threshold Register if the alarm  
function is required.  
PS024705-0405  
P R E L I M I N A R Y  
Analog-to-Digital Converter