欢迎访问ic37.com |
会员登录 免费注册
发布采购

U62H64SA35 参数 Datasheet PDF下载

U62H64SA35图片预览
型号: U62H64SA35
PDF下载: 下载PDF文件 查看货源
内容描述: 汽车快速8K ×8 SRAM [AUTOMOTIVE FAST 8K X 8 SRAM]
分类和应用: 静态存储器
文件页数/大小: 9 页 / 163 K
品牌: ZMD [ Zentrum Mikroelektronik Dresden AG ]
 浏览型号U62H64SA35的Datasheet PDF文件第2页浏览型号U62H64SA35的Datasheet PDF文件第3页浏览型号U62H64SA35的Datasheet PDF文件第4页浏览型号U62H64SA35的Datasheet PDF文件第5页浏览型号U62H64SA35的Datasheet PDF文件第6页浏览型号U62H64SA35的Datasheet PDF文件第7页浏览型号U62H64SA35的Datasheet PDF文件第8页浏览型号U62H64SA35的Datasheet PDF文件第9页  
U62H64
Automotive Fast 8K x 8 SRAM
Features
!
Fast 8192 x 8 bit static CMOS
!
!
!
!
!
Description
The U62H64 is a static RAM manu-
factured using a CMOS process
technology with the following ope-
rating modes:
- Read
- Standby
- Write
- Data Retention
The memory array is based on a
6-transistor cell.
The circuit is activated by the rising
edge of E2 (at E1 = L), or the falling
edge of E1 (at E2 = H). The
address and control inputs open
simultaneously.
According to the information of W
and G, the data inputs, or outputs,
are active. In a Read cycle, the
data outputs are activated by the
falling edge of G, afterwards the
data word read will be available at
the outputs DQ0 - DQ7. After the
address change, the data outputs
go High-Z until the new read infor-
mation is available. The data out-
puts have no preferred state. If the
memory is driven by CMOS levels
in the active state, and if there is no
change of the address, data input
and control signals W or G, the
operating current (at I
O
= 0 mA)
drops to the value of the operating
current in the Standby mode. The
Read cycle is finished by the falling
edge of E2 or W, or by the rising
edge of E1, respectively.
Data retention is guaranteed down
to 2 V.
With the exception of E1 and E2,
all inputs consist of NOR gates, so
that no pull-up/pull-down resistors
are required.
This gate circuit
allows to achieve low power
standby requirements by activation
with TTL-levels too.
!
!
!
!
!
!
!
!
!
RAM
35 ns Access Time
Bidirectional data inputs and data
outputs
Three-state outputs
Data retention mode at Vcc > 2V
Data retention current at 2 V:
< 3 µA (K-Type)
< 50 µA (A-Type)
Standby current
< 5 µA (K-Type)
< 100 µA (A-Type)
TTL/CMOS-compatible
Automatic reduction of power
dissipation in long Read or Write
cycles
Power supply voltage 5 V
Operating temperature ranges
-40 to 85 °C
-40 to 125
°C
QS 9000 Quality Standard
ESD protection > 2000 V
(MIL STD 883C M3015.7)
Latch-up immunity > 200 mA
Package: SOP28 (300 mil)
Pin Configuration
Pin Description
n.c.
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
VCC
W (WE)
E2 (CE2)
A8
A9
A11
G (OE)
A10
E1 (CE1)
DQ7
DQ6
DQ5
DQ4
DQ3
Signal Name
A0 - A12
DQ0 - DQ7
E1
E2
G
W
VCC
VSS
n.c.
Signal Description
Address Inputs
Data In/Out
Chip Enable 1
Chip Enable 2
Output Enable
Write Enable
Power Supply Voltage
Ground
not connected
SOP
Top View
April 20, 2004
1