欢迎访问ic37.com |
会员登录 免费注册
发布采购

FX619L1 参数 Datasheet PDF下载

FX619L1图片预览
型号: FX619L1
PDF下载: 下载PDF文件 查看货源
内容描述: CML半导体产品产品信息 [CML Semiconductor Products PRODUCT INFORMATION]
分类和应用: 解码器半导体编解码器电信集成电路电信电路
文件页数/大小: 11 页 / 135 K
品牌: CMLMICRO [ CML MICROCIRCUITS ]
 浏览型号FX619L1的Datasheet PDF文件第1页浏览型号FX619L1的Datasheet PDF文件第3页浏览型号FX619L1的Datasheet PDF文件第4页浏览型号FX619L1的Datasheet PDF文件第5页浏览型号FX619L1的Datasheet PDF文件第6页浏览型号FX619L1的Datasheet PDF文件第7页浏览型号FX619L1的Datasheet PDF文件第8页浏览型号FX619L1的Datasheet PDF文件第9页  
Pin Number Function  
FX619 FX619 FX619  
J
L1/L2 M1  
1
1
1
Xtal/Clock : Input to the clock oscillator inverter. A 1.024MHz Xtal input or externally  
derived clock is injected here. See Clock Mode pins and Figure 3.  
2
3
2
3
No connection  
2
Xtal : Output of clock oscillator inverter. Xtal circuitry shown is in accordance with CML  
application note D/XT/1 April 1986.  
3
4
4
5
4
5
No connection  
Encoder Data Clock : A logic I/O port. External encode clock input or internal data clock  
output. Clock frequency is dependant upon clock mode 1, 2 inputs and Xtal frequency (see  
Clock Mode pins).  
5
6
6
Encoder Output : The encoder digital output, this is a three state output whose condition is  
set by Data Enable and Powersave inputs as shown :  
Data Enable  
Powersave  
Encoder Output  
Enabled  
High Z (o/c)  
Vss  
1
0
1
1
1
0
7, 8 No connection  
6
7
7
8
9
Encoder Force Idle : When this pin is a logical '0' the encoder is forced to an idle state and  
the encoder digital output is 0101..., a perfect idle pattern. When this pin is a logical '1' the  
encoder encodes as normal. Internal 1MPullup.  
10  
Data Enable : Data is made available at the encoder output pin by control of this input. See  
Encoder Output pin. Internal 1MPullup.  
8
9
9
11  
12  
No connection  
10  
Bias : Normally at V /2 bias, this pin requires to be externally decoupled by a capacitor,  
C4. Internally pulledDtDo VSS when "Powersave" is a logical '0'.  
10  
11  
11  
12  
13  
14  
Encoder Input : The analogue signal input. Internally biased at VDD /2, external  
components are required on this input. The source impedance should be less than 100,  
output idle channel noise levels will improve with an even lower source impedance. See  
Fig. 3.  
VSS : Negative Supply.  
2