欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY2304SC-1 参数 Datasheet PDF下载

CY2304SC-1图片预览
型号: CY2304SC-1
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V零延迟缓冲器 [3.3V Zero Delay Buffer]
分类和应用:
文件页数/大小: 9 页 / 269 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY2304SC-1的Datasheet PDF文件第2页浏览型号CY2304SC-1的Datasheet PDF文件第3页浏览型号CY2304SC-1的Datasheet PDF文件第4页浏览型号CY2304SC-1的Datasheet PDF文件第5页浏览型号CY2304SC-1的Datasheet PDF文件第6页浏览型号CY2304SC-1的Datasheet PDF文件第7页浏览型号CY2304SC-1的Datasheet PDF文件第8页浏览型号CY2304SC-1的Datasheet PDF文件第9页  
CY2304
3.3V Zero Delay Buffer
Features
Zero input-output propagation delay, adjustable by capacitive
load on FBK input
Multiple configurations
Multiple low-skew outputs
10 MHz to 133 MHz operating range
90 ps typical peak cycle-to-cycle jitter at 15 pF, 66 MHz
Space-saving 8-pin 150-mil SOIC package
3.3V operation
Industrial temperature available
required to be driven into the FBK pin, and can be obtained from
one of the outputs. The input-to-output skew is guaranteed to be
less than 250 ps, and output-to-output skew is guaranteed to be
less than 200 ps.
The CY2304 has two banks of two outputs each.
The CY2304 PLL enters a power down state when there are no
rising edges on the REF input. In this mode, all outputs are
three-stated and the PLL is turned off, resulting in less than
25
μA
of current draw.
Multiple CY2304 devices can accept the same input clock and
distribute it in a system. In this case, the skew between the
outputs of two devices is guaranteed to be less than 500 ps.
The CY2304 is available in two different configurations, as
shown in
where the output frequencies equal the reference if there is no
counter in the feedback path.
The CY2304–2 allows the user to obtain Ref and 1/2x or 2x
frequencies on each output bank. The exact configuration and
output frequencies depends on which output drives the feedback
pin.
Functional Description
The CY2304 is a 3.3V zero delay buffer designed to distribute
high-speed clocks in PC, workstation, datacom, telecom, and
other high performance applications.
The part has an on-chip phase-locked loop (PLL) that locks to an
input clock presented on the REF pin. The PLL feedback is
Logic Block Diagram
FBK
CLKA1
REF
PLL
CLKA2
/2
Extra Divider (-2)
CLKB1
CLKB2
Table 1. Available Configurations
Device
CY2304-1
CY2304-2
CY2304-2
FBK from
Bank A or B
Bank A
Bank B
Bank A Frequency
Reference
Reference
2 × Reference
Bank B Frequency
Reference
Reference/2
Reference
Pinouts
Figure 1. 8-Pin SOIC - Top View
REF
CLKA1
CLKA2
GND
1
2
3
4
8
7
6
5
FBK
V
DD
CLKB2
CLKB1
Cypress Semiconductor Corporation
Document #: 38-07247 Rev. *F
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 12, 2009