欢迎访问ic37.com |
会员登录 免费注册
发布采购

CYP15G0401DXB-BGC 参数 Datasheet PDF下载

CYP15G0401DXB-BGC图片预览
型号: CYP15G0401DXB-BGC
PDF下载: 下载PDF文件 查看货源
内容描述: 四路的HOTLink II收发器 [Quad HOTLink II Transceiver]
分类和应用:
文件页数/大小: 53 页 / 4144 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第2页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第3页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第4页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第5页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第6页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第7页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第8页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第9页  
CYP15G0401DXB
CYV15G0401DXB
Quad HOTLink II™ Transceiver
Features
• Quad channel transceiver for 195 to 1500 MBaud serial
signaling rate
— Aggregate throughput of 12 GBits/second
• Second-generation HOTLink
®
technology
• Compliant to multiple standards
— ESCON, DVB-ASI, Fibre Channel and Gigabit
Ethernet (IEEE802.3z)
— CYV15G0401DXB also compliant to SMPTE 259M
and SMPTE 292M
— 8B/10B encoded or 10-bit unencoded data
• Selectable parity check/generate
• Selectable multi-channel bonding options
— Four 8-bit channels
— Two 16-bit channels
— One 32-bit channel
— N x 32-bit channel support (inter-chip)
• Skew alignment support for multiple bytes of offset
• Selectable input/output clocking options
• MultiFrame™ Receive Framer
— Bit and Byte alignment
— Comma or full K28.5 detect
— Single- or multi-byte framer for byte alignment
— Low-latency option
Synchronous LVTTL parallel interface
Optional Elasticity Buffer in Receive Path
Optional Phase Align Buffer in Transmit Path
Internal phase-locked loops (PLLs) with no external
PLL components
10
10
• Dual differential PECL-compatible serial inputs per
channel
— Internal DC-restoration
• Dual differential PECL-compatible serial outputs per
channel
Source matched for 50Ω transmission lines
— No external bias resistors required
— Signaling-rate controlled edge-rates
• Compatible with
— fiber-optic modules
— copper cables
— circuit board traces
• JTAG boundary scan
• Built-In Self-Test (BIST) for at-speed link testing
• Per-channel Link Quality Indicator
— Analog signal detect
— Digital signal detect
Low power 2.5W @ 3.3V typical
Single 3.3V supply
256-ball thermally enhanced BGA
0.25µ BiCMOS technology
Functional Description
The CYP(V)15G0401DXB
Quad HOTLink II™ Transceiver
is a point-to-point or point-to-multipoint communications
building block allowing the transfer of data over high-speed
serial links (optical fiber, balanced, and unbalanced copper
transmission lines) at signaling speeds ranging from
195-to-1500 MBaud per serial link.
10
Serial Links
10
CYP15G0401DXB
System Host
10
10
10
10
10
Serial Links
10
10
10
10
Serial Links
Backplane or
Cabled
Connections
Note:
1. CYV15G0401DXB refers to SMPTE 259M and SMPTE 292M compliant devices. CYP15G0401DXB refers to devices not compliant to SMPTE 259M and SMPTE
292M pathological test requirements. CYP(V)15G0401DXB refers to both devices.
Figure 1. HOTLink II System Connections
Cypress Semiconductor Corporation
Document #: 38-02002 Rev. *K
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 16, 2004
System Host
Serial Links
CYP15G0401DXB
10
10
10