欢迎访问ic37.com |
会员登录 免费注册
发布采购

MM74HC540SJ 参数 Datasheet PDF下载

MM74HC540SJ图片预览
型号: MM74HC540SJ
PDF下载: 下载PDF文件 查看货源
内容描述: 反相八路三态缓冲器八路三态缓冲器 [Inverting Octal 3-STATE Buffer Octal 3-STATE Buffer]
分类和应用: 逻辑集成电路光电二极管输出元件驱动
文件页数/大小: 6 页 / 92 K
品牌: FAIRCHILD [ FAIRCHILD SEMICONDUCTOR ]
 浏览型号MM74HC540SJ的Datasheet PDF文件第2页浏览型号MM74HC540SJ的Datasheet PDF文件第3页浏览型号MM74HC540SJ的Datasheet PDF文件第4页浏览型号MM74HC540SJ的Datasheet PDF文件第5页浏览型号MM74HC540SJ的Datasheet PDF文件第6页  
MM74HC540 • MM74HC541 Inverting Octal 3-STATE Buffer • Octal 3-STATE Buffer
September 1983
Revised February 1999
MM74HC540 • MM74HC541
Inverting Octal 3-STATE Buffer • Octal 3-STATE Buffer
General Description
The MM74HC540 and MM74HC541 3-STATE buffers uti-
lize advanced silicon-gate CMOS technology. They pos-
sess high drive current outputs which enable high speed
operation even when driving large bus capacitances.
These circuits achieve speeds comparable to low power
Schottky devices, while retaining the advantage of CMOS
circuitry, i.e., high noise immunity, and low power consump-
tion. Both devices have a fanout of 15 LS-TTL equivalent
inputs.
The MM74HC540 is an inverting buffer and the
MM74HC541 is a non-inverting buffer. The 3-STATE con-
trol gate operates as a two-input NOR such that if either G1
or G2 are HIGH, all eight outputs are in the high-imped-
ance state.
In order to enhance PC board layout, the MM74HC540 and
MM74HC541 offers a pinout having inputs and outputs on
opposite sides of the package. All inputs are protected from
damage due to static discharge by diodes to V
CC
and
ground.
Features
s
Typical propagation delay: 12 ns
s
3-STATE outputs for connection to system buses
s
Wide power supply range: 2–6V
s
Low quiescent current: 80
µA
maximum (74HC Series)
s
Output current: 6 mA
Ordering Code:
Order Number
MM74HC540WM
MM74HC540SJ
MM74HC540MTC
MM74HC540N
MM74HC541WM
MM74HC541SJ
MM74HC541MTC
MM74HC541N
Package Number
M20B
M20D
MTC20
N20A
M20B
M20D
MTC20
N20A
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300” Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300” Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagrams
Pin Assignments for DIP, SOIC, SOP and TSSOP
Top View
MM74HC540
Top View
MM74HC541
© 1999 Fairchild Semiconductor Corporation
DS005341.prf
www.fairchildsemi.com