欢迎访问ic37.com |
会员登录 免费注册
发布采购

HT1622_07 参数 Datasheet PDF下载

HT1622_07图片预览
型号: HT1622_07
PDF下载: 下载PDF文件 查看货源
内容描述: 内存映射32×8 LCD控制器的I / O MCU [RAM Mapping 32x8 LCD Controller for I/O MCU]
分类和应用: 控制器
文件页数/大小: 13 页 / 154 K
品牌: HOLTEK [ HOLTEK SEMICONDUCTOR INC ]
 浏览型号HT1622_07的Datasheet PDF文件第2页浏览型号HT1622_07的Datasheet PDF文件第3页浏览型号HT1622_07的Datasheet PDF文件第4页浏览型号HT1622_07的Datasheet PDF文件第5页浏览型号HT1622_07的Datasheet PDF文件第7页浏览型号HT1622_07的Datasheet PDF文件第8页浏览型号HT1622_07的Datasheet PDF文件第9页浏览型号HT1622_07的Datasheet PDF文件第10页  
HT1622
RC Oscillator Frequency Deviation
Operating Temperature
Average Deviation
-40°C
19.85%
0°C
2.98%
25°C
0
70°C
-21.14%
75°C
-22.50%
80°C
-23.82%
85°C
-25.35%
Functional Description
Display Memory
-
RAM Structure
The static display RAM is organized into 64´4 bits and
stores the display data. The contents of the RAM are di-
rectly mapped to the contents of the LCD driver. Data in
the RAM can be accessed by the READ, WRITE and
READ-MODIFY-WRITE commands. The following is a
mapping from the RAM to the LCD patterns.
Time Base and Watchdog Timer (WDT)
The time base generator and WDT share the same di-
vided (¸256) counter. TIMER DIS/EN/CLR, WDT
DIS/EN/CLR and IRQ EN/DIS are independent from each
other. Once the WDT time-out occurs, the IRQ pin will
C O M 7
S E G 0
S E G 1
S E G 2
S E G 3
7
5
6
3
4
A d d r e s s 6 B its
(A 5 , A 4 , ...., A 0 )
C O M 6
C O M 5
C O M 4
1
2
C O M 3
remain at logic low level until the CLR WDT or the IRQ
DIS command is issued.
If an external clock is selected as the source of system
frequency, the SYS DIS command turns out invalid and
the power down mode fails to be carried out until the ex-
ternal clock source is removed.
Buzzer Tone Output
A simple tone generator is implemented in the HT1622.
The tone generator can output a pair of differential driv-
ing signals on the BZ and BZ which are used to generate
a single tone.
C O M 2
C O M 1
C O M 0
0
S E G 3 1
D 3
D 2
D 1
D 0
6 3
A d d r
D a ta
D 3
D 2
D 1
D 0
6 2
A d d r
D a ta
D a ta 4 B its
(D 3 , D 2 , D 1 , D 0 )
RAM Mapping
T im e B a s e
C lo c k S o u r c e
¸
2 5 6
V
C L R
T im e r
D D
T IM E R E N /D IS
W D T E N /D IS
D
C K
R
Q
IR Q
E N /D IS
IR Q
W D T
¸
4
C L R
W D T
Timer and WDT Configurations
Rev. 1.40
6
February 6, 2007