欢迎访问ic37.com |
会员登录 免费注册
发布采购

X25097PG-2.7 参数 Datasheet PDF下载

X25097PG-2.7图片预览
型号: X25097PG-2.7
PDF下载: 下载PDF文件 查看货源
内容描述: 5MHz的低功耗SPI串行E2PROM与IDLockTM记忆 [5MHz Low Power SPI Serial E2PROM with IDLockTM Memory]
分类和应用: 内存集成电路光电二极管可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 15 页 / 123 K
品牌: ICMIC [ IC MICROSYSTEMS ]
 浏览型号X25097PG-2.7的Datasheet PDF文件第1页浏览型号X25097PG-2.7的Datasheet PDF文件第2页浏览型号X25097PG-2.7的Datasheet PDF文件第3页浏览型号X25097PG-2.7的Datasheet PDF文件第5页浏览型号X25097PG-2.7的Datasheet PDF文件第6页浏览型号X25097PG-2.7的Datasheet PDF文件第7页浏览型号X25097PG-2.7的Datasheet PDF文件第8页浏览型号X25097PG-2.7的Datasheet PDF文件第9页  
X25097
IDLock Operation
Prior to any attempt to perform an IDLock Operation, the
WREN instruction must first be issued. This instruction
sets the “Write Enable” latch and allows the part to
respond to an IDLock sequence (Figure 7). The IDLock
instruction follows and consists of one command byte fol-
lowed by one IDLock byte (See Figure 1). This byte con-
tains the IDLock bits IDL2-IDL0. The rest of the bits [7:3]
are unused and must be written as zeroes. Bringing CS
HIGH after the two byte IDLock instruction initiates a
nonvolatile write to the Status Register. Writing more
than one byte to the Status Register will overwrite the
previously written IDLock byte. See Table 1.
Operational Notes
The X25097 powers up in the following state:
• The device is in the low power, standby state.
• A HIGH to LOW transition on CS is required to enter
an active state and receive an instruction.
• SO pin is at high impedance.
• The “Write Enable” latch is reset.
Data Protection
The following circuitry has been included to prevent inad-
vertant writes:
• The “Write Enable” latch is reset upon power-up.
• A WREN instruction must be issued to set the “Write
Enable” latch.
• CS must come HIGH at the proper clock count in order
to start a write cycle.
Table 1. Instruction Set and Block Lock Protection Byte Definition
Instruction Format*
0000 0110
0000 0100
0000 0001
Instruction Name and Operation
WREN: Set the Write Enable Latch (Write Enable Operation)
WRDI: Reset the Write Enable Latch (Write Disable Operation)
IDLock Instruction—followed by:
IDLock Byte: (See Figure 1)
0000 0000 --->NO IDLock: 00h-00h - - - - - - - - - - - >None of the Array
0000 0001 --->IDLock Q1: 0000h-00FFh - - - - - - - >Lower Quadrant (Q1)
0000 0010 --->IDLock Q2: 0100h-01FFh - - - - - - - >Q2
0000 0011 --->IDLock Q3: 0200h-02FFh - - - - - - - >Q3
0000 0100 --->IDLock Q4: 0300h-03FFh - - - - - - - >Upper Quadrant (Q4)
0000 0101 --->IDLock H1: 0000h-01FFh - - - - - - - >Lower Half of the Array (H1)
0000 0110 --->IDLock P0: 0000h-000Fh - - - - - - - >Lower Page (P0)
0000 0111 --->IDLock Pn: 03F0h-03FFh - - - - - - - >Upper Page (Pn)
READ STATUS: Reads IDLock & write in progress status on SO Pin
WRITE: Write operation followed by address and data
READ: Read operation followed by address
7038 FRM T03
0000 0101
0000 0010
0000 0011
*Instructions are shown with MSB in leftmost position. Instructions are transferred MSB first.
4