欢迎访问ic37.com |
会员登录 免费注册
发布采购

X25097VI-1.8 参数 Datasheet PDF下载

X25097VI-1.8图片预览
型号: X25097VI-1.8
PDF下载: 下载PDF文件 查看货源
内容描述: 5MHz的低功耗SPI串行E2PROM与IDLockTM记忆 [5MHz Low Power SPI Serial E2PROM with IDLockTM Memory]
分类和应用: 内存集成电路光电二极管可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 15 页 / 123 K
品牌: ICMIC [ IC MICROSYSTEMS ]
 浏览型号X25097VI-1.8的Datasheet PDF文件第1页浏览型号X25097VI-1.8的Datasheet PDF文件第3页浏览型号X25097VI-1.8的Datasheet PDF文件第4页浏览型号X25097VI-1.8的Datasheet PDF文件第5页浏览型号X25097VI-1.8的Datasheet PDF文件第6页浏览型号X25097VI-1.8的Datasheet PDF文件第7页浏览型号X25097VI-1.8的Datasheet PDF文件第8页浏览型号X25097VI-1.8的Datasheet PDF文件第9页  
X25097  
PIN DESCRIPTIONS  
Serial Output (SO)  
PIN CONFIGURATION  
Not to scale  
8 Lead SOIC/PDIP  
SO is a push/pull serial data output pin. During a read  
cycle, data is shifted out on this pin. Data is clocked out  
by the falling edge of the serial clock.  
V
CS  
SO  
WP  
1
2
3
4
8
7
6
5
CC  
Serial Input (SI)  
NC  
SCK  
SI  
*0.197"  
X25097  
SI is a serial data input pin. All opcodes, byte addresses,  
and data to be written to the memory are input on this  
pin. Data is latched by the rising edge of the serial clock.  
V
SS  
7038 FRM F02  
*0.244"  
Serial Clock (SCK)  
The Serial Clock controls the serial bus timing for data  
input and output. Opcodes, addresses, or data present  
on the SI pin are latched on the rising edge of the clock  
input, while data on the SO pin change after the falling  
edge of the clock input.  
8 Lead TSSOP  
NC  
SCK  
SI  
1
2
3
4
8
V
7
6
5
CC  
CS  
0.122"  
X25097  
V
SS  
Chip Select (CS)  
WP  
SO  
When CS is HIGH, the X25097 is deselected and the SO  
output pin is at high impedance and unless an internal  
write operation is underway, the X25097 will be in the  
standby power mode. CS LOW enables the X25097,  
placing it in the active power mode. It should be noted  
that after power-up, a HIGH to LOW transition on CS is  
required prior to the start of any operation.  
7038 FRM F02.2  
0.252"  
*SOIC Mesaurement  
PRINCIPLES OF OPERATION  
The X25097 is a 1024 x 8 E2PROM designed to interface  
directly with the synchronous Serial Peripheral Interface  
(SPI) of many popular microcontroller families.  
Write Protect (WP)  
When WP is LOW, nonvolatile writes to the X25097 are  
disabled, but the part otherwise functions normally.When  
WP is held HIGH, all functions, including nonvolatile  
writes operate normally. WP going LOW while CS is still  
LOW will interrupt a write to the X25097. If the internal  
write cycle has already been initiated, WP going low will  
have no affect on this write.  
The X25097 contains an 8-bit instruction register. It is  
accessed via the SI input, with data being clocked in on  
the rising edge of SCK. CS must be LOW and the WP  
input must be HIGH during the entire operation. Table 1  
contains a list of the instructions and their opcodes. All  
instructions, addresses and data are transferred MSB first.  
PIN NAMES  
Data input is sampled on the first rising edge of SCK  
after CS goes LOW. SCK is static, allowing the user to  
stop the clock and then start it again to resume opera-  
tions where left off.  
Symbol  
Description  
Chip Select Input  
CS  
SO  
SI  
Serial Output  
Serial Input  
Write Enable Latch  
SCK  
WP  
Serial Clock Input  
Write Protect Input  
Ground  
The X25097 contains a “Write Enable” latch. This latch  
must be SET before a write operation is initiated. The  
WREN instruction will set the latch and the WRDI instruc-  
tion will reset the latch (Figure 4). This latch is automati-  
cally reset upon a power-up condition and after the  
completion of a byte or page write cycle.  
V
V
SS  
Supply Voltage  
No Connect  
CC  
NC  
7038 FRM T01  
2