欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-8757701RA 参数 Datasheet PDF下载

5962-8757701RA图片预览
型号: 5962-8757701RA
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS八路总线收发器 [CMOS Octal Bus Transceiver]
分类和应用: 总线收发器逻辑集成电路
文件页数/大小: 8 页 / 112 K
品牌: INTERSIL [ Intersil ]
 浏览型号5962-8757701RA的Datasheet PDF文件第1页浏览型号5962-8757701RA的Datasheet PDF文件第2页浏览型号5962-8757701RA的Datasheet PDF文件第4页浏览型号5962-8757701RA的Datasheet PDF文件第5页浏览型号5962-8757701RA的Datasheet PDF文件第6页浏览型号5962-8757701RA的Datasheet PDF文件第7页浏览型号5962-8757701RA的Datasheet PDF文件第8页  
82C86H  
Decoupling Capacitors  
Functional Diagram  
The transient current required to charge and discharge the  
300pF load capacitance specified in the 82C86H/87H data  
sheet is determined by:  
A0  
B0  
(EQ. 1)  
I = C (dv dt)  
A1  
A2  
A3  
A4  
A5  
A6  
A7  
B1  
B2  
B3  
B4  
B5  
B6  
B7  
L
Assuming that all outputs change state at the same time and  
that dv/dt is constant;  
(EQ. 2)  
(V CC × 80%)  
------------------------------------  
tR tF  
I = C  
L
where tR = 20ns, VCC = 5.0V, CL = 300pF on each eight out-  
puts.  
12  
9  
I = (80 × 300 × 10  
= 480mA  
) × (5.0V × 0.8) ⁄ (20 × 10  
)
(EQ. 3)  
OE  
T
VCC  
P
VCC  
Gated Inputs  
P
N
During normal system operation of a latch, signals on the  
bus at the device inputs will become high impedance or  
make transitions unrelated to the operation of the latch.  
These unrelated input transitions switch the input circuitry  
and typically cause an increase in power dissipation in  
CMOS devices by creating a low resistance path between  
STB  
P
INTERNAL  
DATA  
DATA IN  
N
N
V
CC and GND when the signal is at or near the input switch-  
ing threshold. Additionally, if the driving signal becomes high  
impedance (“float” condition), it could create an indetermi-  
nate logic state at the inputs and cause a disruption in  
device operation.  
FIGURE 1. 82C82/83H  
VCC  
The Intersil 82C8X series of bus drivers eliminates these  
conditions by turning off data inputs when data is latched  
(STB = logic zero for the 82C82/83H) and when the device is  
disabled (OE = logic one for the 82C86H/87H). These gated  
inputs disconnect the input circuitry from the VCC and  
ground power supply pins by turning off the upper P-channel  
and lower N-channel (See Figures 1 and 2). No current flow  
from VCC to GND occurs during input transitions and invalid  
logic states from floating inputs are not transmitted. The next  
stage is held to a valid logic level internal to the device.  
P
P
OE  
INTERNAL  
DATA  
DATA IN  
VCC  
P
N
N
D.C. input voltage levels can also cause an increase in ICC if  
these input levels approach the minimum VIH or maximum  
VIL conditions. This is due to the operation of the input cir-  
cuitry in its linear operating region (partially conducting  
state). The 82C8X series gated inputs mean that this condi-  
tion will occur only during the time the device is in the trans-  
parent mode (STB = logic one). ICC remains below the  
maximum ICC standby specification of 10µA during the time  
inputs are disabled, thereby greatly reducing the average  
power dissipation of the 82C8X series devices.  
N
FIGURE 2. 82C86H/87H GATED INPUTS  
This current spike may cause a large negative voltage spike  
on VCC which could cause improper operation of the device.  
To lter out this noise, it is recommended that a 0.1µF  
ceramic disc capacitor be placed between VCC and GND at  
each device, with placement being as near to the device as  
possible.  
4-319