欢迎访问ic37.com |
会员登录 免费注册
发布采购

HIP7010B 参数 Datasheet PDF下载

HIP7010B图片预览
型号: HIP7010B
PDF下载: 下载PDF文件 查看货源
内容描述: J1850字节级的接口电路 [J1850 Byte Level Interface Circuit]
分类和应用:
文件页数/大小: 20 页 / 109 K
品牌: INTERSIL [ INTERSIL CORPORATION ]
 浏览型号HIP7010B的Datasheet PDF文件第2页浏览型号HIP7010B的Datasheet PDF文件第3页浏览型号HIP7010B的Datasheet PDF文件第4页浏览型号HIP7010B的Datasheet PDF文件第5页浏览型号HIP7010B的Datasheet PDF文件第6页浏览型号HIP7010B的Datasheet PDF文件第7页浏览型号HIP7010B的Datasheet PDF文件第8页浏览型号HIP7010B的Datasheet PDF文件第9页  
HIP7010
ADVANCE INFORMATION
August 1996
J1850 Byte Level Interface Circuit
Description
The Intersil HIP7010, J1850 Byte Level Interface Circuit, is a
member of the Intersil family of low-cost multiplexed wiring
ICs. The integrated functions of the HIP7010 provide the
system designer with components key to building a “Class B”
multiplexed communications network interface, which fully
conforms to the VPW Multiplexed Wiring protocol specified
in the SAE J1850 Standard. The HIP7010 is designed to
interface with a wide variety of Host microcontrollers via a
standard three wire, high-speed (1MHz), synchronous, serial
interface. The HIP7010 automatically produces properly
framed VPW messages,
prepending
the Start of Frame
(SOF) symbol and calculating and appending the CRC
check byte. All circuitry needed to decode incoming mes-
sages, to validate CRC bytes, and to detect Breaks, End of
Data (EOD), Idle bus, and illegal symbols is included. In-
Frame Responses (IFRs) are fully supported for Type 1,
Type 2, and Type 3 messages, with the appropriate Normal-
ization Bit automatically generated. The HCMOS design
allows proper opeSration at various input frequencies from
2MHz to 12MHz. Connection to the J1850 Bus is via a Inter-
sil HIP7020.
Features
• Fully Supports VPW (Variable Pulse Width) Messaging
Practices of SAE J1850 Standard for Class B Data
Communications Network Interface
- 3-Wire, High-Speed, Synchronous, Serial Interface
• Reduces Wiring Overhead
• Directly Interfaces with 68HC05 and 68HC11 Style SPI
Ports
• 1MHz, 8-Bit Transfers Between Host and HIP7010
Minimize Host Service Requirements
• Automatically Transmits Properly Framed Messages
• Prepends SOF to First Byte and Appends CRC to Last
Byte
• Fail-Safe Design Including, Slow Clock Detection
Circuitry, Prevents J1850 Bus Lockup Due to System
Errors or Loss of Input Clock
• Automatic Collision Detection
• End of Data (EOD), Break, Idle Bus, and Invalid Symbol
(Noise/Illegal Symbols) Detection
• Supports In-Frame Responses with Generation of
Normalization Bits (NB) for Type 1, Type 2, and Type 3
Messages
• Wait-For-Idle Mode Reduces Host Overhead During
Non-Applicable Messages
• Status Register Flags Provide Information on Current
Status of J1850 Bus
• Serial I/O Pins are Active Only During Transfers - Bus
Available for Other Devices 95% of the Time
• TEST Pin Provides Built-in-Test Capabilities for
In-System Diagnostics and Factory Testing
• High Speed (4X) Receive Mode for Production and
Diagnostic Testing/Programming
• Operates with Wide Range of Input Clock Frequencies
• Power-Saving Power-Down Mode
• Full -40
o
C to +125
o
C Operating Range
• Single 3.0V to 6.0V Supply
Ordering Information
TEMP.
PART NUMBER RANGE (
o
C)
HIP7010P
HIP7010B
-40 +125
-40 +125
PACKAGE
14 Lead Plastic DIP
14 Lead Plastic SOIC (N)
PKG. NO.
E14.3
M14.15
Pinout
HIP7010 (SOIC, PDIP)
TOP VIEW
IDLE 1
VPWIN 2
VPWOUT 3
V
DD
4
RESET 5
TEST 6
SACTIVE 7
14 RDY
13 STAT
12 CLK
11 V
SS
10 SIN
9 SOUT
8 SCK
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
www.intersil.com or 407-727-9207
|
Copyright
©
Intersil Corporation 1999
File Number
3644.2
1