欢迎访问ic37.com |
会员登录 免费注册
发布采购

H5007NL 参数 Datasheet PDF下载

H5007NL图片预览
型号: H5007NL
PDF下载: 下载PDF文件 查看货源
内容描述: 千兆以太网收发器,支持RGMII [Gigabit Ethernet Transceiver with RGMII Support]
分类和应用: 以太网
文件页数/大小: 56 页 / 424 K
品牌: MICREL [ MICREL SEMICONDUCTOR ]
 浏览型号H5007NL的Datasheet PDF文件第2页浏览型号H5007NL的Datasheet PDF文件第3页浏览型号H5007NL的Datasheet PDF文件第4页浏览型号H5007NL的Datasheet PDF文件第5页浏览型号H5007NL的Datasheet PDF文件第7页浏览型号H5007NL的Datasheet PDF文件第8页浏览型号H5007NL的Datasheet PDF文件第9页浏览型号H5007NL的Datasheet PDF文件第10页  
Micrel, Inc.
KSZ9021RL/RN
List of Figures
Figure 1. KSZ9021RL/RN Block Diagram............................................................................................................................ 22
Figure 2: KSZ9021RL/RN 1000Base-T Block Diagram – Single Channel .......................................................................... 24
Figure 3: Auto-Negotiation Flow Chart................................................................................................................................. 27
Figure 4: KSZ9021RL/RN RGMII Interface.......................................................................................................................... 29
Figure 5. RGMII v1.3 Specification (Figure 2 – Multiplexing & Timing Diagram) ................................................................ 48
Figure 6. Auto-Negotiation Fast Link Pulse (FLP) Timing ................................................................................................... 49
Figure 7. MDC/MDIO Timing................................................................................................................................................ 50
Figure 8. Reset Timing......................................................................................................................................................... 51
Figure 9. Recommended Reset Circuit................................................................................................................................ 51
Figure 10. Recommended Reset Circuit for Interfacing with CPU/FPGA Reset Output ..................................................... 52
Figure 11. Reference Circuits for LED Strapping Pins......................................................................................................... 52
Figure 12. 25MHz Crystal / Oscillator Reference Clock Connection ................................................................................... 53
October 2009
6
M9999-101309-1.1