欢迎访问ic37.com |
会员登录 免费注册
发布采购

LF412CN 参数 Datasheet PDF下载

LF412CN图片预览
型号: LF412CN
PDF下载: 下载PDF文件 查看货源
内容描述: 低失调,低漂移双JFET输入运算放大器 [Low Offset, Low Drift Dual JFET Input Operational Amplifier]
分类和应用: 运算放大器
文件页数/大小: 13 页 / 563 K
品牌: NSC [ National Semiconductor ]
 浏览型号LF412CN的Datasheet PDF文件第5页浏览型号LF412CN的Datasheet PDF文件第6页浏览型号LF412CN的Datasheet PDF文件第7页浏览型号LF412CN的Datasheet PDF文件第8页浏览型号LF412CN的Datasheet PDF文件第10页浏览型号LF412CN的Datasheet PDF文件第11页浏览型号LF412CN的Datasheet PDF文件第12页浏览型号LF412CN的Datasheet PDF文件第13页  
Pulse Response RL=2 k, CL=10 pF (Continued)  
Current Limit (RL=100)  
00565640  
The amplifiers will drive a 2 kload resistance to 10V over  
the full temperature range. If the amplifier is forced to drive  
heavier load currents, however, an increase in input offset  
voltage may occur on the negative voltage swing and finally  
reach an active current limit on both positive and negative  
swings.  
Application Hints  
The LF412 series of JFET input dual op amps are internally  
trimmed (BI-FET II ) providing very low input offset voltages  
and guaranteed input offset voltage drift. These JFETs have  
large reverse breakdown voltages from gate to source and  
drain eliminating the need for clamps across the inputs.  
Therefore, large differential input voltages can easily be  
accommodated without a large increase in input current. The  
maximum differential input voltage is independent of the  
supply voltages. However, neither of the input voltages  
should be allowed to exceed the negative supply as this will  
cause large currents to flow which can result in a destroyed  
unit.  
Precautions should be taken to ensure that the power supply  
for the integrated circuit never becomes reversed in polarity  
or that the unit is not inadvertently installed backwards in a  
socket as an unlimited current surge through the resulting  
forward diode within the IC could cause fusing of the internal  
conductors and result in a destroyed unit.  
As with most amplifiers, care should be taken with lead  
dress, component placement and supply decoupling in order  
to ensure stability. For example, resistors from the output to  
an input should be placed with the body close to the input to  
minimize “pick-up” and maximize the frequency of the feed-  
back pole by minimizing the capacitance from the input to  
ground.  
Exceeding the negative common-mode limit on either input  
will cause a reversal of the phase to the output and force the  
amplifier output to the corresponding high or low state.  
Exceeding the negative common-mode limit on both inputs  
will force the amplifier output to a high state. In neither case  
does a latch occur since raising the input back within the  
common-mode range again puts the input stage and thus  
the amplifier in a normal operating mode.  
A feedback pole is created when the feedback around any  
amplifier is resistive. The parallel resistance and capacitance  
from the input of the device (usually the inverting input) to AC  
ground set the frequency of the pole. In many instances the  
frequency of this pole is much greater than the expected  
3 dB frequency of the closed loop gain and consequently  
there is negligible effect on stability margin. However, if the  
feedback pole is less than approximately 6 times the ex-  
pected 3 dB frequency a lead capacitor should be placed  
from the output to the input of the op amp. The value of the  
added capacitor should be such that the RC time constant of  
this capacitor and the resistance it parallels is greater than or  
equal to the original feedback pole time constant.  
Exceeding the positive common-mode limit on a single input  
will not change the phase of the output, however, if both  
inputs exceed the limit, the output of the amplifier may be  
forced to a high state.  
The amplifiers will operate with a common-mode input volt-  
age equal to the positive supply; however, the gain band-  
width and slew rate may be decreased in this condition.  
When the negative common-mode voltage swings to within  
3V of the negative supply, an increase in input offset voltage  
may occur.  
Each amplifier is individually biased by a zener reference  
which allows normal circuit operation on 6.0V power sup-  
plies. Supply voltages less than these may result in lower  
gain bandwidth and slew rate.  
9
www.national.com