Functional Description
The simplified block diagram below shows the 19-bit data register the 14-bit R Counter and the S Latch and the 18-bit
N Counter (intermediate latches are not shown) The data stream is clocked (on the rising edge) into the DATA input MSB first
If the Control Bit (last bit input) is HIGH the DATA is transferred into the R Counter (programmable reference divider) and the
S Latch (prescaler select 64 65 or 128 129) If the Control Bit (LSB) is LOW the DATA is transferred into the N Counter
(programmable divider)
TL W 11766 – 5
PROGRAMMABLE REFERENCE DIVIDER (R COUNTER) AND PRESCALER SELECT (S LATCH)
If the Control Bit (last bit shifted into the Data Register) is HIGH data is transferred from the 19-bit shift register into a 14-bit
latch (which sets the 14-bit R Counter) and the 1-bit S Latch (S15 which sets the prescaler 64 65 or 128 129) Serial data
format is shown below
TL W 11766 – 6
14-BIT PROGRAMMABLE REFERENCE DIVIDER RATIO
(R COUNTER)
Divide
S S S S S S S S S S S S S S
Ratio
14 13 12 11 10 9 8 7 6 5 4 3 2 1
R
3
4
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0 0 0 1 1
0 0 0 0 0 0 1 0 0
1-BIT PRESCALER SELECT
(S LATCH)
Prescaler
Select
P
128 129
64 65
S
15
0
1
16383
1
1
1
1
1
1 1 1 1 1 1 1 1 1
Notes
Divide ratios less than 3 are prohibited
Divide ratio 3 to 16383
S1 to S14 These bits select the divide ratio of the programmable
reference divider
C Control bit (set to HIGH level to load R counter and S Latch)
Data is shifted in MSB first
9