欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25P20-VMN3PB 参数 Datasheet PDF下载

M25P20-VMN3PB图片预览
型号: M25P20-VMN3PB
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, PDSO8, 0.150 INCH, ROHS COMPLIANT, PLASTIC, SOP-8]
分类和应用: 闪存存储内存集成电路光电二极管时钟
文件页数/大小: 50 页 / 964 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25P20-VMN3PB的Datasheet PDF文件第7页浏览型号M25P20-VMN3PB的Datasheet PDF文件第8页浏览型号M25P20-VMN3PB的Datasheet PDF文件第9页浏览型号M25P20-VMN3PB的Datasheet PDF文件第10页浏览型号M25P20-VMN3PB的Datasheet PDF文件第12页浏览型号M25P20-VMN3PB的Datasheet PDF文件第13页浏览型号M25P20-VMN3PB的Datasheet PDF文件第14页浏览型号M25P20-VMN3PB的Datasheet PDF文件第15页  
M25P20  
Operating features  
4
Operating features  
4.1  
Page Programming  
To program one data byte, two instructions are required: Write Enable (WREN), which is one  
byte, and a Page Program (PP) sequence, which consists of four bytes plus data. This is  
followed by the internal Program cycle (of duration t ).  
PP  
To spread this overhead, the Page Program (PP) instruction allows up to 256 bytes to be  
programmed at a time (changing bits from 1 to 0), provided that they lie in consecutive  
addresses on the same page of memory.  
For optimized timings, it is recommended to use the Page Program (PP) instruction to  
program all consecutive targeted Bytes in a single sequence versus using several Page  
Program (PP) sequences with each containing only a few Bytes (see Page Program (PP),  
Instruction Times (Device Grade 6) and Table 16: Instruction Times (Device Grade 3)).  
4.2  
Sector Erase and Bulk Erase  
The Page Program (PP) instruction allows bits to be reset from 1 to 0. Before this can be  
applied, the bytes of memory need to have been erased to all 1s (FFh). This can be  
achieved either a sector at a time, using the Sector Erase (SE) instruction, or throughout the  
entire memory, using the Bulk Erase (BE) instruction. This starts an internal Erase cycle (of  
duration t or t ).  
SE  
BE  
The Erase instruction must be preceded by a Write Enable (WREN) instruction.  
4.3  
4.4  
Polling During a Write, Program or Erase Cycle  
A further improvement in the time to Write Status Register (WRSR), Program (PP) or Erase  
(SE or BE) can be achieved by not waiting for the worst case delay (t , t , t , or t ). The  
W
PP SE  
BE  
Write In Progress (WIP) bit is provided in the Status Register so that the application program  
can monitor its value, polling it to establish when the previous Write cycle, Program cycle or  
Erase cycle is complete.  
Active Power, Standby Power and Deep Power-Down Modes  
When Chip Select (S) is Low, the device is selected, and in the Active Power mode.  
When Chip Select (S) is High, the device is deselected, but could remain in the Active Power  
mode until all internal cycles have completed (Program, Erase, Write Status Register). The  
device then goes in to the Standby Power mode. The device consumption drops to I  
.
CC1  
The Deep Power-down mode is entered when the specific instruction (the Deep Power-  
down (DP) instruction) is executed. The device consumption drops further to I . The  
CC2  
device remains in this mode until another specific instruction (the Release from Deep  
Power-down and Read Electronic Signature (RES) instruction) is executed.  
All other instructions are ignored while the device is in the Deep Power-down mode. This  
can be used as an extra software protection mechanism, when the device is not in active  
use, to protect the device from inadvertent Write, Program or Erase instructions.  
11/50