欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25PX64-STVME6F 参数 Datasheet PDF下载

M25PX64-STVME6F图片预览
型号: M25PX64-STVME6F
PDF下载: 下载PDF文件 查看货源
内容描述: 64兆位,双I / O , 4 KB的界别分组擦除,串行闪存与75 MHz的SPI总线接口 [64-Mbit, dual I/O, 4-Kbyte subsector erase, serial flash memory with 75 MHz SPI bus interface]
分类和应用: 闪存
文件页数/大小: 66 页 / 1330 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25PX64-STVME6F的Datasheet PDF文件第46页浏览型号M25PX64-STVME6F的Datasheet PDF文件第47页浏览型号M25PX64-STVME6F的Datasheet PDF文件第48页浏览型号M25PX64-STVME6F的Datasheet PDF文件第49页浏览型号M25PX64-STVME6F的Datasheet PDF文件第51页浏览型号M25PX64-STVME6F的Datasheet PDF文件第52页浏览型号M25PX64-STVME6F的Datasheet PDF文件第53页浏览型号M25PX64-STVME6F的Datasheet PDF文件第54页  
Instructions  
M25PX64  
6.17  
Bulk erase (BE)  
The bulk erase (BE) instruction sets all bits to ‘1’ (FFh). Before it can be accepted, a write  
enable (WREN) instruction must previously have been executed. After the write enable  
(WREN) instruction has been decoded, the device sets the write enable latch (WEL).  
The bulk erase (BE) instruction is entered by driving Chip Select (S) Low, followed by the  
instruction code on serial data input (DQ0). Chip Select (S) must be driven Low for the entire  
duration of the sequence.  
The instruction sequence is shown in Figure 25.  
Chip Select (S) must be driven High after the eighth bit of the instruction code has been  
latched in, otherwise the bulk erase instruction is not executed. As soon as Chip Select (S)  
is driven High, the self-timed bulk erase cycle (whose duration is t ) is initiated. While the  
BE  
bulk erase cycle is in progress, the status register may be read to check the value of the  
write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed bulk  
erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is  
completed, the write enable latch (WEL) bit is reset.  
The bulk erase (BE) instruction is executed only if all block protect (BP2, BP1, BP0) bits are  
0. The bulk erase (BE) instruction is ignored if one, or more, sectors are protected.  
Figure 25. Bulk erase (BE) instruction sequence  
S
0
1
2
3
4
5
6
7
C
Instruction  
DQ0  
AI13743  
50/66