MC10EP32, MC100EP32
3.3V / 5V ECL
B2
Divider
Description
The MC10/100EP32 is an integrated
B2
divider with differential
CLK inputs.
The V
BB
pin, an internally generated voltage supply, is available to
this device only. For single−ended input conditions, the unused
differential input is connected to V
BB
as a switching reference voltage.
V
BB
may also rebias AC coupled inputs. When used, decouple V
BB
and V
CC
via a 0.01
mF
capacitor and limit current sourcing or sinking
to 0.5 mA. When not used, V
BB
should be left open.
The reset pin is asynchronous and is asserted on the rising edge.
Upon power−up, the internal flip−flops will attain a random state; the
reset allows for the synchronization of multiple EP32’s in a system.
The 100 Series contains temperature compensation.
Features
http://onsemi.com
MARKING DIAGRAMS*
8
1
SOIC−8
D SUFFIX
CASE 751
1
8
HEP32
ALYW
G
8
KEP32
ALYW
G
1
•
350 ps Typical Propagation Delay
•
Maximum Frequency > 4 GHz Typical (Figure 3)
•
PECL Mode Operating Range:
V
CC
= 3.0 V to 5.5 V with V
EE
= 0 V
•
NECL Mode Operating Range:
V
CC
= 0 V with V
EE
=
−3.0
V to
−5.5
V
•
Open Input Default State
8
1
TSSOP−8
DT SUFFIX
CASE 948R
8
HP32
ALYWG
G
8
KP32
ALYWG
G
1
1
•
Safety Clamp on Inputs
•
Q Output Will Default LOW with Inputs Open or at V
EE
•
Pb−Free Packages are Available
DFN8
MN SUFFIX
CASE 506AA
H
K
5P
3K
M
= MC10
= MC100
= MC10
= MC100
= Date Code
1
4
1
A
L
Y
W
G
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
(Note: Microdot may be in either location)
*For additional marking information, refer to
Application Note AND8002/D.
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 8 of this data sheet.
©
Semiconductor Components Industries, LLC, 2006
December, 2006
−
Rev. 10
1
Publication Order Number:
MC10EP32/D
3K MG
G
4
5P MG
G