欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F060 参数 Datasheet PDF下载

C8051F060图片预览
型号: C8051F060
PDF下载: 下载PDF文件 查看货源
内容描述: 25 MIPS , 64 KB闪存, 16位ADC , 100引脚混合信号MCU [25 MIPS, 64 kB Flash, 16-Bit ADC, 100-Pin Mixed-Signal MCU]
分类和应用: 闪存
文件页数/大小: 2 页 / 434 K
品牌: SILABS [ SILICON LABORATORIES ]
 浏览型号C8051F060的Datasheet PDF文件第2页  
C8051F060
25 MIPS, 64 kB Flash, 16-Bit ADC, 100-Pin Mixed-Signal MCU
Analog Peripherals
Two 16-Bit ADCs
High-Speed 8051 µC Core
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
±0.75 LSB INL; guaranteed no missing codes
Programmable throughput up to 1 Msps (each ADC)
Configurable as two single-ended or one differential ADC
DMA to XRAM or external memory interface
Data-dependent windowed interrupt generator
Programmable throughput up to 200 ksps
8 external inputs
Built-in temperature sensor (±3 °C)
Can synchronize outputs to timers for jitter-free waveform generation
Pipelined instruction architecture; executes 70% of instructions in 1 or 2
system clocks
Up to 25 MIPS throughput with 25 MHz system clock
Expanded interrupt handler
4352 bytes data RAM
64 kB Flash; in-system programmable in 1024-byte sectors (1024 bytes
are reserved)
External parallel data memory interface
32 message objects
”Mailbox" implementation only interrupts CPU when needed
59 port I/O; all are 5 V tolerant
Hardware SMBus™ (I2C™ compatible), SPI™, and two UART serial
ports available concurrently
Programmable 16-bit counter array with 6 capture/compare modules
5 general-purpose 16-bit counter/timers
Dedicated watchdog timer; bidirectional reset
Real-time clock mode using timers or PCA
Internal programmable 2% oscillator: up to 24.5 MHz
External oscillator: Crystal, RC, C, or Clock
Memory
10-Bit ADC
CAN Bus 2.0B
Digital Peripherals
Two 12-Bit DACs
Three Comparators
Internal Voltage Reference
Precision V
DD
Monitor/Brown-out Detector
On-Chip JTAG Debug & Boundary Scan
-
-
-
-
-
-
-
On-chip debug circuitry facilitates full speed, non-intrusive in-system
debug (no emulator required)
Provides breakpoints, single stepping, watchpoints, stack monitor
Inspect/modify memory and registers
Superior performance to emulation systems using ICE-chips, target
pods, and sockets
IEEE1149.1 compliant boundary scan
Typical operating current: 10 mA at 25 MHz
Multiple power saving sleep and shutdown modes
Clock Sources
100-Pin TQFP
-
Temperature Range: –40 to +85 °C
Supply Voltage: 2.7 to 3.6 V
VDD
VDD
VDD
DGND
DGND
DGND
AV+
AGND
Digital Power
Analog Power
TCK
TMS
TDI
TDO
RST
MONEN
XTAL1
XTAL2
JTAG
Logic
Boundary Scan
Debug HW
Reset
8
0
5
1
C
o
r
e
UART0
UART1
SMBus
SPI Bus
PCA
P0
Drv
P0.0
P0.7
P1.0/AIN2.0
P1.7/AIN2.7
VDD Monitor
External
Oscillator
Circuit
25 MHz 2%
Internal
Oscillator
WDT
SFR Bus
Timers 0,
1, 2,3,4
P0, P1,
P2, P3
Latches
C
R
O
S
S
B
A
R
P1
Drv
P2
Drv
P2.0
P2.7
System Clock
64 kB
FLASH
256 byte
RAM
4 kB
RAM
P3
Drv
P3.0
P3.7
CTX
CRX
VREF2
CAN 2.0B
(32 Message Objects)
VREF
VREFD
DAC0
DAC1
AVDD
ADGND
AV+
AGND
VREF0
VRGND0
AIN0
AIN0G
VBGAP0
CNVSTR0
VREF
DAC0
(12-Bit)
ADC
200 ksps
(10-Bit)
CP0
CP1
CP2
A
M 8:1
U
X
+
-
+
-
+
-
Temp
Sensor
P2.6
P2.7
P2.2
P2.3
P2.4
P2.5
ADC0
1 Msps
(16-Bit)
AVDD
ADGND
AV+
AGND
VREF1
VRGND1
AIN1
AIN1G
VBGAP1
CNVSTR1
R
E
S
U
L
T
0
External Data
Memory Bus
Bus Control
P4 Latch
Ctrl Latch
P5 Latch
Addr15-8
P6 Latch
Addr7-0
P7 Latch
Data Latch
P4
DRV
P5
DRV
P6
DRV
P7
DRV
P4.5
P4.6
P4.7
P5.0
P5.7
P6.0
P6.7
P7.0
P7.7
ADC1
1Msps
(16-Bit)
R
E
S
U
L
T
1
Σ
+
-
D
I
F
F
DMA
EMIF
Cntrl
Address Bus
Data Bus
CAN 2.0B
Copyright © 2004 by Silicon Laboratories
6.15.2004