欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28412OC 参数 Datasheet PDF下载

CY28412OC图片预览
型号: CY28412OC
PDF下载: 下载PDF文件 查看货源
内容描述: 时钟发生器Intel㈢的Grantsdale芯片组 [Clock Generator for Intel㈢ Grantsdale Chipset]
分类和应用: 时钟发生器
文件页数/大小: 16 页 / 205 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28412OC的Datasheet PDF文件第5页浏览型号CY28412OC的Datasheet PDF文件第6页浏览型号CY28412OC的Datasheet PDF文件第7页浏览型号CY28412OC的Datasheet PDF文件第8页浏览型号CY28412OC的Datasheet PDF文件第10页浏览型号CY28412OC的Datasheet PDF文件第11页浏览型号CY28412OC的Datasheet PDF文件第12页浏览型号CY28412OC的Datasheet PDF文件第13页  
CY28412
clock chip. All differential outputs stopped in a tristate condition
resulting from power down must be driven high in less than
300 s of PD deassertion to a voltage greater than 200 mV.
After the clock chip’s internal PLL is powered up and locked,
all outputs are enabled within a few clock cycles of each other.
PD Deassertion
The power-up latency is less than 1.8 ms. This is the time from
the deassertion of the PD pin or the ramping of the power
supply until the time that stable clocks are output from the
Clock Chip
Ci1
Ci2
Pin
3 to 6p
Cs1
X1
X2
Cs2
Trace
2.8pF
XTAL
Ce1
Ce2
Trim
33pF
Figure 2. Crystal Loading Example
PD
CPUT, 133MHz
CPUC, 133MHz
SRCT 100MHz
SRCC 100MHz
USB, 48MHz
DOT96T
DOT96C
PCI, 33 MHz
REF
Figure 3. Power-down Assertion Timing Waveform
Rev 1.0, November 20, 2006
Page 9 of 16