欢迎访问ic37.com |
会员登录 免费注册
发布采购

SST25LF020A-33-4C-SAE 参数 Datasheet PDF下载

SST25LF020A-33-4C-SAE图片预览
型号: SST25LF020A-33-4C-SAE
PDF下载: 下载PDF文件 查看货源
内容描述: 2兆位的SPI串行闪存 [2 Mbit SPI Serial Flash]
分类和应用: 闪存内存集成电路光电二极管时钟
文件页数/大小: 25 页 / 615 K
品牌: SST [ SILICON STORAGE TECHNOLOGY, INC ]
 浏览型号SST25LF020A-33-4C-SAE的Datasheet PDF文件第1页浏览型号SST25LF020A-33-4C-SAE的Datasheet PDF文件第2页浏览型号SST25LF020A-33-4C-SAE的Datasheet PDF文件第3页浏览型号SST25LF020A-33-4C-SAE的Datasheet PDF文件第4页浏览型号SST25LF020A-33-4C-SAE的Datasheet PDF文件第6页浏览型号SST25LF020A-33-4C-SAE的Datasheet PDF文件第7页浏览型号SST25LF020A-33-4C-SAE的Datasheet PDF文件第8页浏览型号SST25LF020A-33-4C-SAE的Datasheet PDF文件第9页  
2 Mbit SPI Serial Flash
SST25LF020A
Data Sheet
Hold Operation
HOLD# pin is used to pause a serial sequence underway
with the SPI flash memory without resetting the clocking
sequence. To activate the HOLD# mode, CE# must be in
active low state. The HOLD# mode begins when the SCK
active low state coincides with the falling edge of the
HOLD# signal. The HOLD mode ends when the HOLD#
signal’s rising edge coincides with the SCK active low state.
If the falling edge of the HOLD# signal does not coincide
with the SCK active low state, then the device enters Hold
mode when the SCK next reaches the active low state.
Similarly, if the rising edge of the HOLD# signal does not
coincide with the SCK active low state, then the device
exits in Hold mode when the SCK next reaches the active
low state. See Figure 4 for Hold Condition waveform.
Once the device enters Hold mode, SO will be in high-
impedance state while SI and SCK can be V
IL
or V
IH
.
If CE# is driven active high during a Hold condition, it resets
the internal logic of the device. As long as HOLD# signal is
low, the memory remains in the Hold condition. To resume
communication with the device, HOLD# must be driven
active high, and CE# must be driven active low. See Figure
SCK
HOLD#
Active
Hold
Active
Hold
Active
1242 F03.0
FIGURE 4: Hold Condition Waveform
Write Protection
SST25LF020A provides software Write protection. The
Write Protect pin (WP#) enables or disables the lock-down
function of the status register. The Block-Protection bits
(BP1, BP0, and BPL) in the status register provide Write
protection to the memory array and the status register. See
Table 5 for Block-Protection description.
Write Protect Pin (WP#)
The Write Protect (WP#) pin enables the lock-down func-
tion of the BPL bit (bit 7) in the status register. When WP#
is driven low, the execution of the Write-Status-Register
(WRSR) instruction is determined by the value of the BPL
bit (see Table 3). When WP# is high, the lock-down func-
tion of the BPL bit is disabled.
TABLE 3: Conditions to execute Write-Status-
Register (WRSR) Instruction
WP#
L
L
H
BPL
1
0
X
Execute WRSR Instruction
Not Allowed
Allowed
Allowed
T3.0 1242
©2010 Silicon Storage Technology, Inc.
S71242-07-000
01/10
5