欢迎访问ic37.com |
会员登录 免费注册
发布采购

M27C4002-12F1 参数 Datasheet PDF下载

M27C4002-12F1图片预览
型号: M27C4002-12F1
PDF下载: 下载PDF文件 查看货源
内容描述: UV EPROM和OTP EPROM [UV EPROM and OTP EPROM]
分类和应用: 存储内存集成电路可编程只读存储器电动程控只读存储器
文件页数/大小: 18 页 / 184 K
品牌: STMICROELECTRONICS [ STMICROELECTRONICS ]
 浏览型号M27C4002-12F1的Datasheet PDF文件第1页浏览型号M27C4002-12F1的Datasheet PDF文件第2页浏览型号M27C4002-12F1的Datasheet PDF文件第3页浏览型号M27C4002-12F1的Datasheet PDF文件第5页浏览型号M27C4002-12F1的Datasheet PDF文件第6页浏览型号M27C4002-12F1的Datasheet PDF文件第7页浏览型号M27C4002-12F1的Datasheet PDF文件第8页浏览型号M27C4002-12F1的Datasheet PDF文件第9页  
M27C4002
Table 5. AC Measurement Conditions
High Speed
Input Rise and Fall Times
Input Pulse Voltages
Input and Output Timing Ref. Voltages
10ns
0 to 3V
1.5V
Standard
20ns
0.4V to 2.4V
0.8V and 2V
Figure 3A. AC Testing Input Output Waveform
Figure 4. AC Testing Load Circuit
1.3V
High Speed
3V
1.5V
0V
DEVICE
UNDER
TEST
2.0V
0.8V
AI01822
1N914
3.3kΩ
Standard
2.4V
OUT
CL
0.4V
CL = 30pF for High Speed
CL = 100pF for Standard
CL includes JIG capacitance
AI01823B
Table 6. Capacitance
(1)
(T
A
= 25 °C, f = 1 MHz)
Symbol
C
IN
C
OUT
Parameter
Input Capacitance
Output Capacitance
Test Condition
V
IN
= 0V
V
OUT
= 0V
Min
Max
6
12
Unit
pF
pF
Note: 1. Sampled only, not 100% tested.
Standby Mode
The M27C4002 has a standby mode which reduc-
es the supply current from 50mA to 100µA. The
M27C4002 is placed in the standby mode by ap-
plying a CMOS high signal to the E input. When in
the standby mode, the outputs are in a high imped-
ance state, independent of the G input.
Two Line Output Control
Because EPROMs are usually used in larger
memory arrays, the product features a 2 line con-
trol function which accommodates the use of mul-
tiple memory connection. The two line control
function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention
will not occur.
For the most efficient use of these two control
lines, E should be decoded and used as the prima-
ry device selecting function, while G should be
made a common connection to all devices in the
array and connected to the READ line from the
system control bus. This ensures that all deselect-
ed memory devices are in their low power standby
mode and that the output pins are only active
when data is required from a particular memory
device.
4/18