欢迎访问ic37.com |
会员登录 免费注册
发布采购

SN74ACT7200L20NP 参数 Datasheet PDF下载

SN74ACT7200L20NP图片预览
型号: SN74ACT7200L20NP
PDF下载: 下载PDF文件 查看货源
内容描述: 256 】如图9所示, 512 】如图9所示, 1024 】 9异步先入先出MEMORIES [256 】 9, 512 】 9, 1024 】 9 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES]
分类和应用: 存储光电二极管先进先出芯片
文件页数/大小: 23 页 / 305 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号SN74ACT7200L20NP的Datasheet PDF文件第2页浏览型号SN74ACT7200L20NP的Datasheet PDF文件第3页浏览型号SN74ACT7200L20NP的Datasheet PDF文件第4页浏览型号SN74ACT7200L20NP的Datasheet PDF文件第5页浏览型号SN74ACT7200L20NP的Datasheet PDF文件第6页浏览型号SN74ACT7200L20NP的Datasheet PDF文件第7页浏览型号SN74ACT7200L20NP的Datasheet PDF文件第8页浏览型号SN74ACT7200L20NP的Datasheet PDF文件第9页  
SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA
256
×
9, 512
×
9, 1024
×
9
ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES
SCAS221A – FEBRUARY 1993 – REVISED SEPTEMBER 1995
D
D
D
D
D
D
D
D
D
D
Reads and Writes Can Be Asynchronous
or Coincident
Organization:
– SN74ACT7200L – 256
×
9
– SN74ACT7201LA – 512
×
9
– SN74ACT7202LA – 1024
×
9
Fast Data Access Times of 15 ns
Read and Write Frequencies up to 40 MHz
Bit-Width and Word-Depth Expansion
Fully Compatible With the
IDT7200/ 7201 / 7202
Retransmit Capability
Empty, Full, and Half-Full Flags
TTL-Compatible Inputs
Available in 28-Pin Plastic DIP (NP),
Small-Outline (DV), and 32-Pin Plastic
J-Leaded Chip-Carrier (RJ) Packages
DV OR NP PACKAGE
(TOP VIEW)
W
D8
D3
D2
D1
D0
XI
FF
Q0
Q1
Q2
Q3
Q8
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
V
CC
D4
D5
D6
D7
FL /RT
RS
EF
XO/HF
Q7
Q6
Q5
Q4
R
RJ PACKAGE
(TOP VIEW)
The SN74ACT7200L, SN74ACT7201LA, and
SN74ACT7202LA are constructed with dual-port
SRAM and have internal write and read address
counters to provide data throughput on a first-in,
first-out (FIFO) basis. Write and read operations
are independent and can be asynchronous or
coincident. Empty and full status flags prevent
underflow and overflow of memory, and
depth-expansion logic allows combining the
storage cells of two or more devices into one
FIFO. Word-width expansion is also possible.
Data is loaded into memory by the write-enable
(W) input and unloaded by the read-enable (R)
input. Read and write cycle times of 25 ns
(40 MHz) are possible with data access times of
15 ns.
D3
D8
W
NC
V
CC
D4
D5
4
description
D2
D1
D0
XI
FF
Q0
Q1
NC
Q2
5
6
7
8
9
10
11
12
3 2 1 32 31 30
29
28
27
26
25
24
23
22
13
21
14 15 16 17 18 19 20
D6
D7
NC
FL /RT
RS
EF
XO/HF
Q7
Q6
Q3
Q8
NC – No internal connection
These devices are particularly suited for providing a data channel between two buses operating at
asynchronous rates. Applications include use as rate buffers from analog-to-digital converters in data-
acquisition systems, temporary storage elements between buses and magnetic or optical memories, and
queues for communication systems. A 9-bit-wide data path is provided for the transmission of byte data plus
a parity bit or packet-framing information. The read pointer can be reset independently of the write pointer for
retransmitting previously read data when a device is not used in depth expansion.
The SN74ACT7200L, SN74ACT7201LA, and SN74ACT7202LA are characterized for operation from 0°C
to 70°C.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright
©
1995, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
GND
NC
R
Q4
Q5
1