欢迎访问ic37.com |
会员登录 免费注册
发布采购

W25Q64FVSFIG 参数 Datasheet PDF下载

W25Q64FVSFIG图片预览
型号: W25Q64FVSFIG
PDF下载: 下载PDF文件 查看货源
内容描述: 与双核/四SPI和QPI 3V 64M位串行闪存 [3V 64M-BIT SERIAL FLASH MEMORY WITH DUAL/QUAD SPI & QPI]
分类和应用: 闪存
文件页数/大小: 88 页 / 1207 K
品牌: WINBOND [ WINBOND ]
 浏览型号W25Q64FVSFIG的Datasheet PDF文件第46页浏览型号W25Q64FVSFIG的Datasheet PDF文件第47页浏览型号W25Q64FVSFIG的Datasheet PDF文件第48页浏览型号W25Q64FVSFIG的Datasheet PDF文件第49页浏览型号W25Q64FVSFIG的Datasheet PDF文件第51页浏览型号W25Q64FVSFIG的Datasheet PDF文件第52页浏览型号W25Q64FVSFIG的Datasheet PDF文件第53页浏览型号W25Q64FVSFIG的Datasheet PDF文件第54页  
W25Q64FV
7.2.25
Chip Erase (C7h / 60h)
The Chip Erase instruction sets all memory within the device to the erased state of all 1s (FFh). A Write
Enable instruction must be executed before the device will accept the Chip Erase Instruction (Status
Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low and shifting the
instruction code “C7h” or “60h”. The Chip Erase instruction sequence is shown in Figure 24.
The /CS pin must be driven high after the eighth bit has been latched. If this is not done the Chip Erase
instruction will not be executed. After /CS is driven high, the self-timed Chip Erase instruction will
commence for a time duration of t
CE
(See AC Characteristics). While the Chip Erase cycle is in progress,
the Read Status Register instruction may still be accessed to check the status of the BUSY bit. The BUSY
bit is a 1 during the Chip Erase cycle and becomes a 0 when finished and the device is ready to accept
other instructions again. After the Chip Erase cycle has finished the Write Enable Latch (WEL) bit in the
Status Register is cleared to 0. The Chip Erase instruction will not be executed if any page is protected by
the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0) bits (see Status Register Memory Protection
table).
/CS
/CS
CLK
Mode 3
0
1
2
3
4
5
6
7
Mode 3
Mode 0
Mode 3
Mode 0
0
1
Mode 3
Mode 0
CLK
Mode 0
Instruction
C7h/60h
Instruction (C7h/60h)
DI
(IO
0
)
DO
(IO
1
)
High Impedance
IO
0
IO
1
IO
2
IO
3
Figure 24. Chip Erase Instruction for SPI Mode (left) or QPI Mode (right)
- 50 -