欢迎访问ic37.com |
会员登录 免费注册
发布采购

W6810IRG 参数 Datasheet PDF下载

W6810IRG图片预览
型号: W6810IRG
PDF下载: 下载PDF文件 查看货源
内容描述: 单通道语音频带编解码器 [SINGLE-CHANNEL VOICEBAND CODEC]
分类和应用: 解码器编解码器电信集成电路光电二极管PC
文件页数/大小: 37 页 / 321 K
品牌: WINBOND [ WINBOND ]
 浏览型号W6810IRG的Datasheet PDF文件第3页浏览型号W6810IRG的Datasheet PDF文件第4页浏览型号W6810IRG的Datasheet PDF文件第5页浏览型号W6810IRG的Datasheet PDF文件第6页浏览型号W6810IRG的Datasheet PDF文件第8页浏览型号W6810IRG的Datasheet PDF文件第9页浏览型号W6810IRG的Datasheet PDF文件第10页浏览型号W6810IRG的Datasheet PDF文件第11页  
W6810
6. PIN DESCRIPTION
Pin
Name
V
REF
RO-
PAI
PAO-
PAO+
V
DD
FSR
Pin
No.
1
2
3
4
5
6
7
Functionality
This pin is used to bypass the on-chip 2.5V voltage reference. It needs to be decoupled to V
SS
through a 0.1
μF
ceramic decoupling capacitor. No external loads should be tied to this pin.
Inverting output of the receive smoothing filter. This pin can typically drive a 2 kΩ load to 1.575
volt peak referenced to the analog ground level.
This pin is the inverting input to the power amplifier. Its DC level is at the V
AG
voltage.
Inverting power amplifier output. This pin can drive a 300
Ω
load to 1.575 volt peak referenced
to the V
AG
voltage level.
Non-inverting power amplifier output. This pin can drive a 300
Ω
load to 1.575 volt peak
referenced to the V
AG
voltage level.
Power supply. This pin should be decoupled to V
SS
with a 0.1μF ceramic capacitor.
8 kHz Frame Sync input for the PCM receive section. This pin also selects channel 0 or
channel 1 in the GCI and IDL modes. It can also be connected to the FST pin when transmit
and receive are synchronous operations.
PCM input data receive pin. The data needs to be synchronous with the FSR and BCLKR pins.
PCM receive bit clock input pin. This pin also selects the interface mode. The GCI mode is
selected when this pin is tied to V
SS
. The IDL mode is selected when this pin is tied to V
DD
.
This pin can also be tied to the BCLKT when transmit and receive are synchronous operations.
Power up input signal. When this pin is tied to V
DD
, the part is powered up. When tied to V
SS
,
the part is powered down.
System master clock input. Possible input frequencies are 256 kHz, 512 kHz, 1536 kHz, 1544
kHz, 2048 kHz, 2560 kHz & 4096 kHz. For a better performance, it is recommended to have
the MCLK signal synchronous and aligned to the FST signal. This is a requirement in the
case of 256 and 512 kHz frequency.
PCM transmit bit clock input pin.
PCM output data transmit pin. The output data is synchronous with the FST and BCLKT pins.
8 kHz transmit frame sync input. This pin synchronizes the transmit data bytes.
This is the supply ground. This pin should be connected to 0V.
Compander mode select pin.
μ-Law
companding is selected when this pin is tied to V
DD
. A-Law
companding is selected when this pin is tied to V
SS
.
Analog output of the first gain stage in the transmit path.
Inverting input of the first gain stage in the transmit path.
Non-inverting input of the first gain stage in the transmit path.
Mid-Supply analog ground pin, which supplies a 2.5 Volt reference voltage for all-analog signal
processing. This pin should be decoupled to V
SS
with a 0.01μF capacitor. This pin becomes
high impedance when the chip is powered down.
PCMR
BCLKR
8
9
PUI
MCLK
10
11
BCLKT
PCMT
FST
V
SS
μ/A-Law
AO
AI-
AI+
V
AG
12
13
14
15
16
17
18
19
20
-7-
Publication Release Date: July, 2006
Revision A13