欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3142A-3PQ100C 参数 Datasheet PDF下载

XC3142A-3PQ100C图片预览
型号: XC3142A-3PQ100C
PDF下载: 下载PDF文件 查看货源
内容描述: 场可编程门阵列( XC3000A / L时, XC3100A / L)的 [Field Programmable Gate Arrays (XC3000A/L, XC3100A/L)]
分类和应用:
文件页数/大小: 76 页 / 717 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3142A-3PQ100C的Datasheet PDF文件第1页浏览型号XC3142A-3PQ100C的Datasheet PDF文件第2页浏览型号XC3142A-3PQ100C的Datasheet PDF文件第3页浏览型号XC3142A-3PQ100C的Datasheet PDF文件第5页浏览型号XC3142A-3PQ100C的Datasheet PDF文件第6页浏览型号XC3142A-3PQ100C的Datasheet PDF文件第7页浏览型号XC3142A-3PQ100C的Datasheet PDF文件第8页浏览型号XC3142A-3PQ100C的Datasheet PDF文件第9页  
R
XC3000 Series Field Programmable Gate Arrays
Detailed Functional Description
The perimeter of configurable Input/Output Blocks (IOBs)
provides a programmable interface between the internal
logic array and the device package pins. The array of Con-
figurable Logic Blocks (CLBs) performs user-specified logic
functions. The interconnect resources are programmed to
form networks, carrying logic signals among blocks, analo-
gous to printed circuit board traces connecting MSI/SSI
packages.
The block logic functions are implemented by programmed
look-up tables. Functional options are implemented by pro-
gram-controlled multiplexers. Interconnecting networks
between blocks are implemented with metal segments
joined by program-controlled pass transistors.
These FPGA functions are established by a configuration
program which is loaded into an internal, distributed array
of configuration memory cells. The configuration program
is loaded into the device at power-up and may be reloaded
on command. The FPGA includes logic and control signals
to implement automatic or passive configuration. Program
data may be either bit serial or byte parallel. The develop-
ment system generates the configuration program bit-
stream used to configure the device. The memory loading
process is independent of the user logic functions.
Configuration Memory
The static memory cell used for the configuration memory
in the Field Programmable Gate Array has been designed
specifically for high reliability and noise immunity. Integrity
of the device configuration memory based on this design is
assured even under adverse conditions. As shown in
the basic memory cell consists of two CMOS
inverters plus a pass transistor used for writing and reading
cell data. The cell is only written during configuration and
only read during readback. During normal operation, the
cell provides continuous control and the pass transistor is
off and does not affect cell stability. This is quite different
from the operation of conventional memory devices, in
which the cells are frequently read and rewritten.
PWR
DN
P9
P8
P7
P6
P5
P4
P3
P2
GND
I/O Blocks
P11
3-State Buffers With Access
to Horizontal Long Lines
Configurable Logic
Blocks
TCL
KIN
AA
P12
AB
AC
AD
Interconnect Area
P13
BA
U61
BB
Configuration Memory
X3241
Figure 2: Field Programmable Gate Array Structure.
It consists of a perimeter of programmable I/O blocks, a core of configurable logic blocks and their interconnect resources.
These are all controlled by the distributed array of configuration program memory cells.
7-6
November 9, 1998 (Version 3.1)
Frame Pointer