欢迎访问ic37.com |
会员登录 免费注册
发布采购

XCF16PFS48C 参数 Datasheet PDF下载

XCF16PFS48C图片预览
型号: XCF16PFS48C
PDF下载: 下载PDF文件 查看货源
内容描述: Platform Flash在系统可编程配置PROM [Platform Flash In-System Programmable Configuration PROMs]
分类和应用: 可编程只读存储器
文件页数/大小: 35 页 / 1050 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XCF16PFS48C的Datasheet PDF文件第5页浏览型号XCF16PFS48C的Datasheet PDF文件第6页浏览型号XCF16PFS48C的Datasheet PDF文件第7页浏览型号XCF16PFS48C的Datasheet PDF文件第8页浏览型号XCF16PFS48C的Datasheet PDF文件第10页浏览型号XCF16PFS48C的Datasheet PDF文件第11页浏览型号XCF16PFS48C的Datasheet PDF文件第12页浏览型号XCF16PFS48C的Datasheet PDF文件第13页  
R
Platform Flash In-System Programmable Configuration PROMs
Because of the 8 Mb minimum size requirement for
each revision, a single 16 Mb PROM can only store up
to two separate design revisions: one 16 Mb design
revision, one 8 Mb design revision, or two 8 Mb design
revisions.
A single 8 Mb PROM can store only one 8 Mb design
revision.
Larger design revisions can be split over several cascaded
PROMs. For example, two 32 Mb PROMs can store up to four
separate design revisions: one 64 Mb design revision, two
32 Mb design revisions, three 16 Mb design revisions, four
16 Mb design revisions, and so on. When cascading one
16 Mb PROM and one 8 Mb PROM, there are 24 Mb of
available space, and therefore up to three separate design
revisions can be stored: one 24 Mb design revision, two 8 Mb
design revisions, or three 8 Mb design revisions.
See
for a few basic examples of how multiple
revisions can be stored. The design revision partitioning is
handled automatically during file generation in iMPACT.
During the PROM file creation, each design revision is
assigned a revision number:
Revision 0 = '00'
Revision 1 = '01'
Revision 2 = '10'
Revision 3 = '11'
After programming the Platform Flash PROM with a set of
design revisions, a particular design revision can be
selected using the external REV_SEL[1:0] pins or using the
internal programmable design revision control bits. The
EN_EXT_SEL pin determines if the external pins or internal
bits are used to select the design revision. When
EN_EXT_SEL is Low, design revision selection is controlled
by the external Revision Select pins, REV_SEL[1:0]. When
EN_EXT_SEL is High, design revision selection is
controlled by the internal programmable Revision Select
control bits. During power up, the design revision selection
inputs (pins or control bits) are sampled internally. After
power up, the design revision selection inputs are sampled
again when any of the following events occur:
On the rising edge of CE.
On the falling edge of OE/RESET (when CE is Low).
On the rising edge of CF (when CE is Low).
When reconfiguration is initiated by using the JTAG
CONFIG instruction.
The data from the selected design revision is then
presented on the FPGA configuration interface.
DS123 (v2.17) October 26, 2009
Product Specification
9