欢迎访问ic37.com |
会员登录 免费注册
发布采购
所在地: 型号: 精确
  • 批量询价
  •  
  • 供应商
  • 型号
  • 数量
  • 厂商
  • 封装
  • 批号
  • 交易说明
  • 询价
更多
  • GL852G-OHY60图
  • 深圳市嘉胜威科技有限公司

     该会员已使用本站7年以上
  • GL852G-OHY60 现货库存
  • 数量18000 
  • 厂家GENESYS 
  • 封装QFN28 
  • 批号22+ 
  • 专注品牌推广原盒原装进口现货
  • QQ:611095588QQ:611095588 复制
  • 0755-82736771 QQ:611095588
  • GL852G图
  • 集好芯城

     该会员已使用本站13年以上
  • GL852G 现货库存
  • 数量15509 
  • 厂家GENESYS(创惟) 
  • 封装 
  • 批号22+ 
  • 原装原厂现货
  • QQ:3008092965QQ:3008092965 复制
    QQ:3008092965QQ:3008092965 复制
  • 0755-83239307 QQ:3008092965QQ:3008092965
  • GL852G-HHY60图
  • 深圳市创德丰电子有限公司

     该会员已使用本站15年以上
  • GL852G-HHY60 现货库存
  • 数量25 
  • 厂家GENESYS 
  • 封装SSOP-28 
  • 批号20+ 
  • 一定原装房间现货
  • QQ:2851807192QQ:2851807192 复制
    QQ:2851807191QQ:2851807191 复制
  • 86-755-83226910, QQ:2851807192QQ:2851807191
  • GL852G-MNY60图
  • 深圳市华来深电子有限公司

     该会员已使用本站13年以上
  • GL852G-MNY60 现货库存
  • 数量10000 
  • 厂家GENESYS/创惟科技 
  • 封装QFP-48 
  • 批号21+ 
  • 进口原装现货假一罚百
  • QQ:1258645397QQ:1258645397 复制
    QQ:876098337QQ:876098337 复制
  • 0755-83238902 QQ:1258645397QQ:876098337
  • GL852G图
  • 深圳市芯脉实业有限公司

     该会员已使用本站11年以上
  • GL852G 现货库存
  • 数量25914 
  • 厂家GENESYS 
  • 封装LQFP48 
  • 批号新年份 
  • 新到现货、一手货源、当天发货、bom配单
  • QQ:1435424310QQ:1435424310 复制
  • 0755-84507451 QQ:1435424310
  • GL852G图
  • 深圳市芯脉实业有限公司

     该会员已使用本站11年以上
  • GL852G 现货库存
  • 数量5980 
  • 厂家DIODES 
  • 封装QFN28 
  • 批号新年份 
  • 新到现货、一手货源、当天发货、bom配单
  • QQ:2881512844QQ:2881512844 复制
  • 075584507705 QQ:2881512844
  • GL852G-MNY60图
  • 深圳市广百利电子有限公司

     该会员已使用本站6年以上
  • GL852G-MNY60 现货库存
  • 数量18500 
  • 厂家G-TOUCH 
  • 封装 
  • 批号23+ 
  • ★★全网低价,原装原包★★
  • QQ:1483430049QQ:1483430049 复制
  • 0755-83235525 QQ:1483430049
  • GL852GT图
  • 深圳市晨豪科技有限公司

     该会员已使用本站12年以上
  • GL852GT 现货库存
  • 数量85192 
  • 厂家GENESYS/创惟科技 
  • 封装QFP 
  • 批号22+23+ 
  • 当天发货全新原装可送货
  • QQ:1743149803QQ:1743149803 复制
    QQ:1852346906QQ:1852346906 复制
  • 0755-82732291 QQ:1743149803QQ:1852346906
  • GL852G-HHG12图
  • 深圳市惠诺德电子有限公司

     该会员已使用本站7年以上
  • GL852G-HHG12 现货库存
  • 数量29500 
  • 厂家GENESYS 
  • 封装SSOP28 
  • 批号21+ 
  • 只做原装现货代理
  • QQ:1211267741QQ:1211267741 复制
    QQ:1034782288QQ:1034782288 复制
  • 159-7688-9073 QQ:1211267741QQ:1034782288
  • GL852G-HHG12图
  • 深圳市力拓辉电子有限公司

     该会员已使用本站13年以上
  • GL852G-HHG12 现货库存
  • 数量9000 
  • 厂家GENESYS(创惟) 
  • 封装SSOP-28 
  • 批号19+ 
  • 只做原装,公司现货热卖!0755-82787180
  • QQ:2881140004QQ:2881140004 复制
    QQ:2881140005QQ:2881140005 复制
  • 755-82787180 QQ:2881140004QQ:2881140005
  • GL852GT图
  • 深圳市硕丰泰科技有限公司

     该会员已使用本站10年以上
  • GL852GT 现货库存
  • 数量22500 
  • 厂家GENESYS/创惟科技 
  • 封装QFN28 
  • 批号21+ 
  • 新到货原盒原包装渠道能追朔!假一赔十!
  • QQ:2881704908QQ:2881704908 复制
    QQ:2881704910QQ:2881704910 复制
  • 0755-83010208 QQ:2881704908QQ:2881704910
  • GL852GTGENESYS图
  • 深圳市赛尔通科技有限公司

     该会员已使用本站12年以上
  • GL852GTGENESYS 现货库存
  • 数量65400 
  • 厂家GENESYS 
  • 封装TQFP48 
  • 批号NEW█★ 
  • █★全新原装现货
  • QQ:1134344845QQ:1134344845 复制
    QQ:847984313QQ:847984313 复制
  • 86-0755-83536093 QQ:1134344845QQ:847984313
  • GL852G-HHY60图
  • 深圳市拓亿芯电子有限公司

     该会员已使用本站12年以上
  • GL852G-HHY60 现货库存
  • 数量22000 
  • 厂家GENESYS 
  • 封装SSOP28 
  • 批号23+ 
  • 原盒原标原装正品现货假一罚十
  • QQ:2103443489QQ:2103443489 复制
    QQ:2924695115QQ:2924695115 复制
  • 0755-82702619 QQ:2103443489QQ:2924695115
  • GL852G IC图
  • 深圳市恒意法科技有限公司

     该会员已使用本站17年以上
  • GL852G IC 现货库存
  • 数量21000 
  • 厂家GENESYS/创惟科技 
  • 封装SSOP28 
  • 批号21+ 
  • 专营原装正品现货,当天发货,可开发票!
  • QQ:2881514372QQ:2881514372 复制
  • 0755-83247729 QQ:2881514372
  • GL852G-12图
  • 深圳市想亚微电子有限公司

     该会员已使用本站14年以上
  • GL852G-12 现货库存
  • 数量20000 
  • 厂家GENESYS创惟 
  • 封装QFN28 
  • 批号21+ 
  • 原厂货源/正品保证/专注品牌/诚信经营/至尊服务
  • QQ:1272309311QQ:1272309311 复制
    QQ:756385723QQ:756385723 复制
  • 13714575141 QQ:1272309311QQ:756385723
  • GL852G图
  • 深圳市宗天技术开发有限公司

     该会员已使用本站10年以上
  • GL852G 现货库存
  • 数量8000 
  • 厂家GENESYS(创惟) 
  • 封装 
  • 批号22+ 
  • 宗天技术 原装现货/假一赔十
  • QQ:444961496QQ:444961496 复制
    QQ:2824256784QQ:2824256784 复制
  • 0755-88601327 QQ:444961496QQ:2824256784
  • GL852G图
  • 深圳市华斯顿电子科技有限公司

     该会员已使用本站16年以上
  • GL852G 现货热卖
  • 数量43520 
  • 厂家GENESYS/创惟科技 
  • 封装SSOP28 
  • 批号2023+ 
  • 全新原装,一定原装房间仓库现货
  • QQ:1002316308QQ:1002316308 复制
    QQ:515102657QQ:515102657 复制
  • 美驻深办0755-83777708“进口原装正品专供” QQ:1002316308QQ:515102657
  • GL852G图
  • 深圳市恒达亿科技有限公司

     该会员已使用本站16年以上
  • GL852G 现货热卖
  • 数量3000 
  • 厂家GENESYS 
  • 封装LQFP48 
  • 批号23+ 
  • 全新原装正品现货
  • QQ:867789136QQ:867789136 复制
    QQ:1245773710QQ:1245773710 复制
  • 0755-82723761 QQ:867789136QQ:1245773710
  • GL852G图
  • 深圳市能元时代电子有限公司

     该会员已使用本站10年以上
  • GL852G 现货热卖
  • 数量26800 
  • 厂家GENESYS/创惟科技 
  • 封装SSOP28 
  • 批号24+ 
  • 原装正品,假一罚十
  • QQ:2885637848QQ:2885637848 复制
    QQ:2885658492QQ:2885658492 复制
  • 0755-84502810 QQ:2885637848QQ:2885658492
  • GL852G-OHY60图
  • 深圳市鹏和科技有限公司

     该会员已使用本站16年以上
  • GL852G-OHY60 现货热卖
  • 数量9000 
  • 厂家GENESYS/创惟科技 
  • 封装QFN28 
  • 批号21+ 
  • 公司原装现货 假一罚十
  • QQ:3004290789QQ:3004290789 复制
    QQ:3004290786QQ:3004290786 复制
  • 755-83990319 QQ:3004290789QQ:3004290786
  • GL852G-OHY60图
  • 深圳市鹏和科技有限公司

     该会员已使用本站16年以上
  • GL852G-OHY60 热卖库存
  • 数量9000 
  • 厂家GENESYS/创惟科技 
  • 封装QFN28 
  • 批号23+ 
  • 公司原装正品现货
  • QQ:1259658843QQ:1259658843 复制
  • 0755- QQ:1259658843
  • GL852G图
  • 深圳市拓森弘电子有限公司

     该会员已使用本站1年以上
  • GL852G
  • 数量5300 
  • 厂家GENESYS(创惟) 
  • 封装 
  • 批号21+ 
  • 全新原装正品,现货库存欢迎咨询
  • QQ:1300774727QQ:1300774727 复制
  • 13714410484 QQ:1300774727
  • GL852G-OHY60图
  • 深圳市嘉胜威科技有限公司

     该会员已使用本站7年以上
  • GL852G-OHY60
  • 数量18265 
  • 厂家GENESYS 
  • 封装QFN28 
  • 批号21+ 
  • 专注品牌推广进口原装现货
  • QQ:611095588QQ:611095588 复制
  • 0755-82736771 QQ:611095588
  • GL852G图
  • 深圳市晶美隆科技有限公司

     该会员已使用本站14年以上
  • GL852G
  • 数量13850 
  • 厂家GENESYS 
  • 封装SSOP-28 
  • 批号23+ 
  • 全新原装正品现货热卖
  • QQ:2885348317QQ:2885348317 复制
    QQ:2885348339QQ:2885348339 复制
  • 0755-83209630 QQ:2885348317QQ:2885348339
  • GL852G-HHG12图
  • 万三科技(深圳)有限公司

     该会员已使用本站2年以上
  • GL852G-HHG12
  • 数量660000 
  • 厂家GENESYS(创惟) 
  • 封装SSOP-28-208mil 
  • 批号23+ 
  • 支持实单/只做原装
  • QQ:3008961398QQ:3008961398 复制
  • 0755-21006672 QQ:3008961398
  • GL852G图
  • 集好芯城

     该会员已使用本站13年以上
  • GL852G
  • 数量18574 
  • 厂家GENESYS 
  • 封装QFN28 
  • 批号最新批次 
  • 原装原厂 现货现卖
  • QQ:3008092965QQ:3008092965 复制
    QQ:3008092965QQ:3008092965 复制
  • 0755-83239307 QQ:3008092965QQ:3008092965
  • GL852G图
  • 深圳市卓越微芯电子有限公司

     该会员已使用本站12年以上
  • GL852G
  • 数量5500 
  • 厂家GENESYS 
  • 封装QFN 
  • 批号20+ 
  • 百分百原装正品 真实公司现货库存 本公司只做原装 可开13%增值税发票,支持样品,欢迎来电咨询!
  • QQ:1437347957QQ:1437347957 复制
    QQ:1205045963QQ:1205045963 复制
  • 0755-82343089 QQ:1437347957QQ:1205045963
  • GL852G图
  • 深圳市晶美隆科技有限公司

     该会员已使用本站14年以上
  • GL852G
  • 数量18583 
  • 厂家GENESYS 
  • 封装SSOP28 
  • 批号23+ 
  • 全新原装正品现货热卖
  • QQ:2885348339QQ:2885348339 复制
    QQ:2885348317QQ:2885348317 复制
  • 0755-82519391 QQ:2885348339QQ:2885348317
  • GL852G-HHG12图
  • 深圳市诚达吉电子有限公司

     该会员已使用本站2年以上
  • GL852G-HHG12
  • 数量4529 
  • 厂家GENESYS 
  • 封装SSOP-28 
  • 批号2024+ 
  • 原装正品 一手现货 假一赔百
  • QQ:2881951980QQ:2881951980 复制
  • 15873513267 QQ:2881951980
  • GL852G图
  • 深圳市昌和盛利电子有限公司

     该会员已使用本站11年以上
  • GL852G
  • 数量18000 
  • 厂家CENESYS【原装正品专卖★价格最低】 
  • 封装QFN28 
  • 批号▊ NEW ▊ 
  • ◆★█【专注原装正品现货】★价格最低★!量大可定!欢迎惠顾!(长期高价回收全新原装正品电子元器件)
  • QQ:1551106297QQ:1551106297 复制
    QQ:3059638860QQ:3059638860 复制
  • 0755-23125986 QQ:1551106297QQ:3059638860
  • GL852G图
  • 深圳市创德丰电子有限公司

     该会员已使用本站15年以上
  • GL852G
  • 数量
  • 厂家GLENESYS 
  • 封装QFN28 
  • 批号10+ 
  • 一定原装房间现货
  • QQ:2851807192QQ:2851807192 复制
    QQ:2851807191QQ:2851807191 复制
  • 86-755-83226910, QQ:2851807192QQ:2851807191
  • GL852GC图
  • 深圳市华来深电子有限公司

     该会员已使用本站13年以上
  • GL852GC
  • 数量8560 
  • 厂家GENESYS 
  • 封装QFP48 
  • 批号17+ 
  • 受权代理!全新原装现货特价热卖!
  • QQ:1258645397QQ:1258645397 复制
    QQ:876098337QQ:876098337 复制
  • 0755-83238902 QQ:1258645397QQ:876098337
  • GL852G图
  • 深圳市芯脉实业有限公司

     该会员已使用本站11年以上
  • GL852G
  • 数量12000 
  • 厂家DIODES 
  • 封装QFN28 
  • 批号21+ 
  • 新到现货、一手货源、当天发货、bom配单
  • QQ:1435424310QQ:1435424310 复制
  • 0755-84507451 QQ:1435424310

产品型号GL852G的概述

芯片GL852G的概述 GL852G是一款高性能的USB视频传输芯片,主要用于各种数字摄像头、安防监控设备以及嵌入式系统中的图像传输。此芯片专为高质量视频流和简单的集成设计而研发,能够在多种应用场景中提供卓越的性能。随着科技的迅速发展,GL852G的应用范围不断扩展,使其在市场上获得了广泛的关注。 GL852G的详细参数 GL852G芯片具有多项技术参数,使其在USB视频传输领域中脱颖而出。以下是其一些关键参数: - 工作电压:3.3V - 工作温度范围:-40°C至85°C - 支持USB标准:USB 2.0 - 视频分辨率:最高可支持1080p分辨率 - 数据传输速率:高达480 Mbps - 图像格式支持:JPEG、YUV、RGB等 - 集成音频编码:支持多种音频压缩格式,包括MP3和AAC - 接口类型:支持多种接口类型,包括I2C、UART等 - 功耗:低功耗设计,待机模式下...

产品型号GL852G-MNGXX的Datasheet PDF文件预览

Genesys Logic, Inc.  
GL852G  
USB 2.0 MTT Hub Controller  
Datasheet  
Revision 1.32  
Mar. 31, 2015  
GL852G Datasheet  
Copyright  
Copyright © 2015 Genesys Logic, Inc. All rights reserved. No part of the materials shall be reproduced in any  
form or by any means without prior written consent of Genesys Logic, Inc.  
Ownership and Title  
Genesys Logic, Inc. owns and retains of its right, title and interest in and to all materials provided herein.  
Genesys Logic, Inc. reserves all rights, including, but not limited to, all patent rights, trademarks, copyrights  
and any other propriety rights. No license is granted hereunder.  
Disclaimer  
All Materials are provided as is. Genesys Logic, Inc. makes no warranties, express, implied or otherwise,  
regarding their accuracy, merchantability, fitness for any particular purpose, and non-infringement of  
intellectual property. In no event shall Genesys Logic, Inc. be liable for any damages, including, without  
limitation, any direct, indirect, consequential, or incidental damages. The materials may contain errors or  
omissions. Genesys Logic, Inc. may make changes to the materials or to the products described herein at  
anytime without notice.  
Genesys Logic, Inc.  
12F., No. 205, Sec. 3, Beixin Rd., Xindian Dist. 231,  
New Taipei City, Taiwan  
Tel : (886-2) 8913-1888  
Fax : (886-2) 6629-6168  
http ://www.genesyslogic.com  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 2  
GL852G Datasheet  
Revision History  
Revision  
Date  
05/26/2009 First formal release  
Description  
1.00  
1.01  
06/18/2009 Add On-chip power regulator spec, Ch6.6, p.28  
Update 3.3 pin description,p.14  
Update table-6.2 operating ranges, p.24  
Update table-6.3 power dissipation, p.25  
1.02  
09/01/2009  
Update Ch8 order information, p.32  
1.03  
1.04  
1.05  
10/23/2009 Modify table 5.3 port number configuration, p.23  
11/04/2009 Update Table 6.6 DC Supply Current, p.26  
05/17/2010 Update Table 6.6 DC Supply Current for GL852G-1x version, p.26  
Update Table 5.3 port number configuration for GL852G-1x version,  
1.06  
1.07  
1.08  
06/04/2010  
p.24  
Add SSOP28 package information, p.8, 9, 12~15, 26  
Modify Ch2 features, p.9  
Modify 5.2.5 EEPROM Setting, p.24  
Modify 6.6 On-Chip Power Regulator, p.31  
12/27/2010  
Modify SSOP28 pinout, p.12~15  
03/22/2011  
Update table-6.3 DC characteristics except USB signals, p.27  
1.09  
1.10  
1.20  
1.21  
1.22  
1.23  
1.24  
1.25  
1.26  
1.27  
1.28  
1.29  
1.30  
1.31  
1.32  
04/21/2011 Add LQFN 46 package information, p8, 9, 13, 15~17, 26, 27, 37, 38  
05/11/2011 Modify SSOP28 package dimension information, p.36  
07/15/2011 Update Table 3.3 pin description, RREF I/O type, p.16  
07/15/2011 Update Table 3.1, 3.2, 3.3, 3.4, 3.5 RREF I/O type, p.14~16  
08/26/2011 Update Table-6.3 DC characteristics except USB signals (RDN, RUP), p.29  
11/21/2011 Update Table 3.5 Pin Description, p.17  
12/22/2011 Updated Table 6.2 Operating Ranges, p.28  
01/03/2012 Updated Table 3.5 Pin Descriptions, p.17  
05/16/2012 Modified CH8 Ordering Information, p.38  
08/31/2012 Updated Table 6.6 - GL852G Power Consumption, p. 30  
12/28/2012 Modified Typo, p. 38  
05/17/2013 Updated CH1 General Description, p. 8  
05/30/2013 Updated CH5.2.8 Non-removable Port Configuration, p. 28  
03/03/2014 Updated Reset Timing Information, p. 24, 25  
03/31/2015 Removed LQFN46 Package Information.  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 3  
GL852G Datasheet  
Table of Contents  
CHAPTER 1 GENERAL DESCRIPTION ........................................................................ 8  
CHAPTER 2 FEATURES.................................................................................................... 9  
CHAPTER 3 PIN ASSIGNMENT .................................................................................... 10  
3.1 Pinouts ......................................................................................................................... 10  
3.2 Pin List......................................................................................................................... 13  
3.3 Pin Descriptions.......................................................................................................... 14  
CHAPTER 4 BLOCK DIAGRAM ................................................................................... 17  
CHAPTER 5 FUNCTION DESCRIPTION..................................................................... 18  
5.1 General Description.................................................................................................... 18  
5.1.1 USPORT Transceiver......................................................................................... 18  
5.1.2 PLL (Phase Lock Loop) ..................................................................................... 18  
5.1.3 FRTIMER ........................................................................................................... 18  
5.1.4 μC......................................................................................................................... 18  
5.1.5 UTMI (USB 2.0 Transceiver Microcell Interface)........................................... 18  
5.1.6 USPORT Logic ................................................................................................... 18  
5.1.7 SIE (Serial Interface Engine)............................................................................. 18  
5.1.8 Control/Status Register...................................................................................... 18  
5.1.9 REPEATER ........................................................................................................ 19  
5.1.10 TT (Transaction Translator) ........................................................................... 19  
5.1.11 REPEATER/TT Routing Logic....................................................................... 19  
5.1.12 DSPORT Logic ................................................................................................. 20  
5.1.13 DSPORT Transceiver....................................................................................... 20  
5.2 Configuration and I/O Settings................................................................................. 21  
5.2.1 RESET Setting .................................................................................................... 21  
5.2.2 PGANG Setting................................................................................................... 22  
5.2.3 SELF/BUS Power Setting .................................................................................. 23  
5.2.4 LED Connections................................................................................................ 23  
5.2.5 EEPROM Setting................................................................................................ 24  
5.2.6 Power Switch Enable Polarity (Only Available for LQFP48 Package)......... 24  
5.2.7 Port Number Configuration (Only Available for LQFP48 Package)............ 24  
5.2.8 Non-removable Port Configuration (Only Available for LQFP48 Package)....... 25  
5.2.9 Reference Clock Configuration (Only Available for LQFP48 Package)....... 25  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 4  
GL852G Datasheet  
CHAPTER 6 ELECTRICAL CHARACTERISTICS..................................................... 26  
6.1 Maximum Ratings ...................................................................................................... 26  
6.2 Operating Ranges....................................................................................................... 26  
6.3 DC Characteristics ..................................................................................................... 26  
6.4 Power Consumption................................................................................................... 27  
6.5 AC Characteristics ..................................................................................................... 28  
6.5.1 93C46 EEPROM IF............................................................................................ 28  
6.5.2 24C02 EEPROM Interface ................................................................................ 29  
6.6 On-Chip Power Regulator......................................................................................... 30  
CHAPTER 7 PACKAGE DIMENSION .......................................................................... 31  
CHAPTER 8 ORDERING INFORMATION .................................................................. 34  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 5  
GL852G Datasheet  
List of Figures  
Figure 3.1 - GL852G 48 Pin LQFP Pinout Diagram .......................................................... 10  
Figure 3.2 - GL852G 28 Pin QFN Pinout Diagram............................................................. 11  
Figure 3.3 - GL852G SSOP 28 Pin Pinout Diagram........................................................... 12  
Figure 4.1 - GL852G Block Diagram (Multiple TT)........................................................... 17  
Figure 5.1 - Operating in USB 1.1 Schemes......................................................................... 19  
Figure 5.2 - Operating in USB 2.0 Schemes......................................................................... 20  
Figure 5.3 - Power on Reset Diagram................................................................................... 21  
Figure 5.4 - Power on Sequence of GL852G........................................................................ 21  
Figure 5.5 - Timing of PGANG Strapping........................................................................... 22  
Figure 5.6 - GANG Mode Setting ......................................................................................... 22  
Figure 5.7 - SELF/BUS Power Setting ................................................................................. 23  
Figure 5.8 - LED Connection ................................................................................................ 23  
Figure 5.9 - Schematics between GL852G and 93C46........................................................ 24  
Figure 6.1 - Vin(V5) vs Vout(V33)*...................................................................................... 30  
Figure 7.1 - GL852G 48 Pin LQFP Package........................................................................ 31  
Figure 7.2 - GL852G 28 Pin QFN Package.......................................................................... 32  
Figure 7.3 - GL852G 28 Pin SSOP Package ........................................................................ 33  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 6  
GL852G Datasheet  
List of Tables  
Table 3.1 - GL852G LQFP 48 Pin List................................................................................. 13  
Table 3.2 - GL852G QFN 28 Pin List................................................................................... 13  
Table 3.3 - GL852G SSOP 28 Pin List ................................................................................. 13  
Table 3.5 - Pin Descriptions................................................................................................... 14  
Table 5.1 - Reset Timing........................................................................................................ 22  
Table 5.2 - Configuration by Power Switch Type ............................................................... 24  
Table 5.3 - Port Number Configuration............................................................................... 24  
Table 5.4 - Ref. Clock Configuration.................................................................................... 25  
Table 6.1 - Maximum Ratings............................................................................................... 26  
Table 6.2 - Operating Ranges................................................................................................ 26  
Table 6.3 - DC Characteristics except USB Signals ............................................................ 26  
Table 6.4 - DC Characteristics of USB Signals under FS/LS Mode.................................. 27  
Table 6.5 - DC Characteristics of USB Signals under HS Mode ....................................... 27  
Table 6.6 - GL852G power consumption ............................................................................. 27  
Table 6.7 - AC Characteristics of EEPROM Interface (93C46)........................................ 28  
Table 6.8 - AC Characteristics of EEPROM Interface (24C02)........................................ 29  
Table 8.1 - Ordering Information......................................................................................... 34  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 7  
GL852G Datasheet  
CHAPTER 1 GENERAL DESCRIPTION  
GL852G is Genesys Logic’s premium 4-port hub solution which fully complies with Universal Serial Bus  
Specification Revision 2.0. GL852G implements multiple TT* (Note1) architecture that provide dedicated  
TT* to each downstream (DS) ports, which guarantee Full-Speed(FS) data passing bandwidth when multiple  
FS device perform heavy loading operations. The controller inherits Genesys Logic’s cutting edge  
technology on cost and power efficient serial interface design. GL852G has proven compatibility, lower power  
consumption figure and better cost structure above all USB2.0 hub solutions worldwide.  
GL852G implements multiple hub configuration features onto internal mask ROM, which traditionally  
requires one external EEPROM. The microprocessor detects general purpose I/O (GPIO) status during the  
initial stage to configure hub settings such as (1) number of DSport, (2) declare of compound device (3)  
gang/individual mode selectionetc. External EEPROM can be removed if no vendor specified PID/VID or  
product string is required for the application.  
GL852G supports three package types, summarized as below table. LQFP48 package provides full hub  
features such as (1) two-color (green/amber) status LEDs for each DS ports, (2) Individual/Gang mode power  
management scheme that indicates DS port over-current events. (3) Number of DS ports setting configured by  
GPIO setting (4) non-removable declaration configured by GPIO setting (5) Support both 93C46 and 24C02  
EEPROM (6) power switch polarity selectionsetc. QFN28/SSOP28 package support only partial hub  
features but provide smaller footprint that targets space limited PCB layout environments such as embedded  
system or UMPC/MID applications.  
Package  
Type  
# of DS  
Ports  
Port #  
Config.  
Non-removable  
Declaration  
Power Mgmt.  
Individual/Gang  
Individual/Gang  
Gang  
LED Support  
Green/Amber  
N/A  
EEPROM  
93C46/ 24C02  
24C02  
EEPROM/  
GPIO  
EEPROM/  
GPIO  
LQFP 48  
QFN 28  
SSOP 28  
4
4
4
EEPROM  
EEPROM  
EEPROM  
EEPROM  
N/A  
24C02  
GL852G Package Feature Summary  
*Note 1: TT (transaction translator) is the main traffic control engine in an USB 2.0 hub to handle the  
unbalanced traffic speed between the upstream port and the downstream ports.  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 8  
GL852G Datasheet  
CHAPTER 2 FEATURES  
Compliant to USB specification Revision 2.0  
4 downstream ports  
Upstream port supports both high-speed (HS) and full-speed (FS) traffic  
Downstream ports support HS, FS, and low-speed (LS) traffic  
1 control pipe (endpoint 0, 64-byte data payload) and 1 interrupt pipe (endpoint 1, 1-byte data payload)  
Backward compatible to USB specification Revision 1.1  
On-chip 8-bit micro-processor  
RISC-like architecture  
USB optimized instruction set  
Dual cycle instruction execution  
Performance: 6 MIPS @ 12MHz  
With 64-byte RAM and 9K internal ROM  
Support customized PID, VID by reading external EEPROM  
Support downstream port configuration by reading external EEPROM  
Multiple Transaction translator (MTT)  
MTT provides respective TT control logics for each downstream port.  
Each downstream port supports two-color status indicator, with automatic and manual modes compliant to  
USB specification Revision 2.0  
Built-in upstream port 1.5KΩ pull-up and downstream port 15KΩ pull-down resistors  
Support both individual and gang modes of power management and over-current detection for  
downstream ports  
Conform to bus power requirements of USB 2.0 specification  
Automatic switching between self-powered and bus-powered modes  
Integrate USB 2.0 transceiver  
Embedded PLL support external 12 MHz crystal / Oscillator clock input  
Optional 27/48 MHz Oscillator clock input (Only available in LQFP48 package)  
Support compound-device (non-removable in downstream ports) by I/O pin configuration (Only available  
in LQFP48 package)  
Number of Downstream port can be configured by GPIO without external EEPROM (Only available in  
LQFP48 package)  
Built-in 5V to 3.3V regulator  
Improve output drivers with slew-rate control for EMI reduction  
Internal power-fail detection for ESD recovery  
Available package types: 48 pin LQFP, 28 pin QFN and 28 pin SSOP  
Applications:  
Stand-alone USB hub / USB docking  
UMPC/MID, motherboard on-board applications  
Consumer electronics built-in hub application  
Monitor built-in hub  
Embedded systems  
Compound device to support USB hub function such as keyboard hub applications  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 9  
GL852G Datasheet  
CHAPTER 3 PIN ASSIGNMENT  
3.1 Pinouts  
PSELF  
DVDD  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
47  
48  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
14  
13  
AMBER4  
GREEN4  
DP4  
PGANG  
OVCUR2#  
PWREN2#  
OVCUR1#  
PWREN1# / SDA  
SEL27#  
DM4  
GND  
AVDD  
DP3  
GL852G  
DM3  
AVDD  
X2  
GREEN1/EE_SK  
AMBER1/EE_CS  
V5  
LQFP-48  
X1  
V33  
GND  
Figure 3.1 - GL852G 48 Pin LQFP Pinout Diagram  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 10  
GL852G Datasheet  
22  
23  
14  
13  
12  
11  
AVDD  
DP3  
PSELF  
PGANG  
24  
25  
26  
27  
28  
DM3  
X2  
OVCUR2#  
OVCUR1#  
X1  
SDA  
V5  
10  
9
GL852G  
AVDD  
RREF  
QFN-28  
V33  
8
Figure 3.2 - GL852G 28 Pin QFN Pinout Diagram  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 11  
GL852G Datasheet  
DP1  
AVDD  
DM2  
1
2
28  
27 DM1  
26 DP0  
DP2  
3
4
RREF  
25 DM0  
AVDD  
5
24 V33  
X1  
X2  
6
7
23 V5  
22 PWREN1#  
21 OVCUR1#  
8
9
DM3  
DP3  
GL852G  
20  
PWREN2#  
10  
19 OVCUR2#  
AVDD  
DM4  
11  
18 PGANG  
17 PSELF  
SSOP - 28  
DP4 12  
RESET# 13  
16 DVDD  
15 GND  
TEST/SCL  
14  
Figure 3.3 - GL852G SSOP 28 Pin Pinout Diagram  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 12  
GL852G Datasheet  
3.2 Pin List  
Table 3.1 - GL852G LQFP 48 Pin List  
Pin# Pin Name Type Pin# Pin Name Type Pin#  
Pin Name  
SEL48#  
Type Pin#  
Pin Name  
PSELF  
Type  
1
2
AVDD  
GND  
DM0  
DP0  
P
P
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
GND  
X1  
P
I
25  
26  
27  
28  
29  
30  
31  
32  
33  
34  
I
I
37  
38  
39  
40  
41  
42  
I
P
B
I
RESET#  
DVDD  
3
B
B
B
B
P
X2  
O
P
B
B
P
P
B
B
TEST / SCL  
OVCUR4#  
PWREN4#  
OVCUR3#  
PWREN3#  
GREEN3  
AMBER3  
DVDD  
B
I
PGANG  
4
AVDD  
DM3  
DP3  
OVCUR2#  
PWREN2#  
OVCUR1#  
5
DM1  
DP1  
O
I
O
I
6
7
AVDD  
GND  
DM2  
DP2  
AVDD  
GND  
DM4  
DP4  
O
O
O
P
43 PWREN1#/ SDA  
44 SEL27#  
B
I
8
P
9
B
B
45 GREEN1/EE_SK  
46 AMBER1/EE_CS  
O
O
10  
GREEN2/  
EE_DO  
11  
12  
RREF  
A
P
23  
GREEN4  
O
O
35  
36  
O
O
47  
48  
V5  
I/P  
AMBER2/  
EE_DI  
AVDD  
24 AMBER4  
V33  
O/P  
Table 3.2 - GL852G QFN 28 Pin List  
Pin# Pin Name Type Pin# Pin Name Type Pin# Pin Name Type Pin# Pin Name Type  
1
2
3
4
5
6
7
DM0  
DP0  
B
B
B
B
P
8
RREF  
AVDD  
X1  
A
P
I
15  
16  
17  
DM4  
DP4  
B
B
22  
23  
PSELF  
I_5V  
B
9
PGANG  
DM1  
DP1  
10  
11  
12  
13  
14  
RESET# I_5V 24 OVCUR2# I_5V  
X2  
I
18 TEST/SCL I/B 25 OVCUR1# I_5V  
AVDD  
DM2  
DP2  
DM3  
DP3  
B
B
P
19 OVCUR4# I_5V 26  
20 OVCUR3# I_5V 27  
SDA  
V5  
O
B
B
I/P  
AVDD  
21  
DVDD  
P
28  
V33  
O/P  
Table 3.3 - GL852G SSOP 28 Pin List  
Pin# Pin Name Type Pin# Pin Name Type Pin# Pin Name Type Pin# Pin Name Type  
1
2
3
4
5
6
AVDD  
DM2  
DP2  
P
B
B
A
P
I
8
DM3  
DP3  
B
B
P
B
B
I
15  
16  
17  
18  
GND  
DVDD  
PSELF  
PGANG  
P
P
22 PWREN1#  
O
P
9
23  
V5  
10  
11  
12  
13  
AVDD  
DM4  
I_5V 24  
25  
V33  
DM0  
DP0  
DM1  
P
RREF  
AVDD  
X1  
B
B
B
B
DP4  
19 OVCUR2# I_5V 26  
20 PWREN2#* 27  
RESET#  
O
7
X2  
O
14 TEST/SCL I/B 21 OVCUR1#* I_5V 28  
DP1  
B
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 13  
GL852G Datasheet  
3.3 Pin Descriptions  
Table 3.5 - Pin Descriptions  
USB Interface  
GL852G  
I/O  
Pin Name  
Description  
LQFP  
48 Pin  
QFN  
28 Pin  
SSOP  
Type  
28 Pin  
DM0,DP0  
DM1,DP1  
DM2,DP2  
DM3,DP3  
DM4,DP4  
3,4  
5,6  
1,2  
3,4  
25,26  
27,28  
2,3  
B
B
B
B
B
USB signals for USPORT  
USB signals for DSPORT1  
USB signals for DSPORT2  
USB signals for DSPORT3  
USB signals for DSPORT4  
9,10  
17,18  
21,22  
6,7  
12,13  
15,16  
8,9  
11,12  
A 680Ω resister must be connected between RREF  
and analog ground (AGND).  
RREF  
11  
8
4
A
Note: USB signals must be carefully handled in PCB routing. Please refer to USB 2.0 Hub Design Guide  
for detailed information.  
Hub Interface  
GL852G  
I/O  
Pin Name  
Description  
LQFP  
48 Pin  
QFN  
SSOP  
28 Pin  
Type  
28 Pin  
Active low. Over current indicator for DSPORT1~4  
OVCUR1# is the only over current flag for GANG  
mode.  
42,40,  
30,28  
25,24,  
20,19  
I
OVCUR1#~4  
PWREN1#~4  
21,19  
22,20  
(pu)  
Active low. Power enable output for DSPORT1~4  
PWREN1# is the only power-enable output for  
GANG mode.  
43,41,  
31,29  
-
-
O
Green LED indicator for DSPORT1~4  
*GREEN[1~2] are also used to access the external  
EEPROM  
1,3,4: O  
2: B  
(pd)  
45,35,  
32,23  
GREEN1~4  
-
For detailed information, please refer to Chapter 5.  
Amber LED indicator for DSPORT1~4  
*Amber [1~2] are also used to access the external  
EEPROM  
46,36,  
33,24  
O
(pd)  
AMBER1~4  
PSELF  
-
-
0: GL852G is bus-powered.  
1: GL852G is self-powered.  
37  
22  
17  
I
This pin is default put in input mode after power-on  
reset. Individual/gang mode is strapped during this  
period. After the strapping period, this pin will be set  
to output mode, and then output high for normal  
mode.  
PGANG  
39  
23  
18  
B
When GL852G is suspended, this pin will output low.  
*For detailed explanation, please see Chapter 5  
Gang  
Individual  
input:1, output: 0@normal, 1@suspend  
input:0, output: 1@normal, 0@suspend  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 14  
GL852G Datasheet  
Clock and Reset Interface  
I/O  
GL852G  
Pin Name  
Description  
LQFP  
48 Pin  
QFN  
28 Pin  
SSOP  
Type  
28 Pin  
X1  
X2  
14  
15  
10  
11  
6
7
I
Crystal / OSC clock input  
Crystal clock output.  
O
Active low. External reset input, default pull high 10KΩ.  
When RESET# = low, whole chip is reset to the initial  
state.  
RESET#  
26  
17  
13  
I
I
SEL48#/SEL27#:  
SEL48#/  
SEL27#  
0 1: 48MHz OSC-in  
1 0: 27MHz OSC-in  
1 1: 12MHz Xtal/OSC-in  
25,44  
--  
--  
System Interface  
I/O  
GL852G  
Pin Name  
Description  
LQFP  
48 Pin  
QFN  
28 Pin  
SSOP  
28 Pin  
Type  
I
TEST: 0: Normal operation.  
1: Chip will be put in test mode.  
I2C: clock output pin  
I2C data pin  
TEST/SCL  
SDA  
27  
--  
18  
26  
14  
--  
(pd)  
B
B
Power / Ground  
GL852G  
I/O  
Type  
Pin Name  
Description  
LQFP  
48 Pin  
QFN  
28 Pin  
SSOP  
28 Pin  
1,7,12,  
16,19  
AVDD  
DVDD  
GND  
5,9,14  
1,5,10  
16  
P
P
P
3.3V analog power input for analog circuits.  
3.3V digital power input for digital circuits  
34,38  
21  
-
2,8,  
13,20  
Ground  
15  
Exposed pad is connected to GND (QFN28)  
5V Power input. It need be NC if using external  
regulator  
V5  
47  
27  
23  
P / I  
5V-to-3.3V regulator Vout (LQFP48)  
5V-to-3.3V regulator Vout & 3.3 input  
V33  
48  
28  
24  
P / O (QFN28/SSOP28)  
It can be NC or connect to 3.3V power if using external  
regulator (LQFP48 only)  
Note: Analog circuits are quite sensitive to power and ground noise. PCB layout must take care the power routing  
and the ground plane. Please refer to USB 2.0 Hub Design Guide for detailed information.  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 15  
GL852G Datasheet  
Notation:  
Type  
O
Output  
I
Input  
B
Bi-directional  
B/I  
B/O  
P
Bi-directional, default input  
Bi-directional, default output  
Power / Ground  
A
Analog  
SO  
pu  
pd  
odpu  
Automatic output low when suspend  
Internal pull up  
Internal pull down  
Open drain with internal pull up  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 16  
GL852G Datasheet  
CHAPTER 4 BLOCK DIAGRAM  
12/27/48  
MHz  
D+  
D-  
RA  
M
USPORT  
PLL  
ROM  
CPU  
GPIO  
FRTIMER  
Transceiver  
x40, x10  
Control/Status  
Register  
USPORT  
Logic  
UTMI  
SIE  
TT  
(Transaction  
Translator)  
TT  
(Transaction  
Translator)  
TT  
(Transaction  
Translator)  
TT  
(Transaction  
Translator)  
REPEATER  
REPEATER / TT Routing Logic  
DSPORT1 Logic  
DSPORT2 Logic  
DSPORT3 Logic  
DSPORT4 Logic  
DSPORT  
Transceiver  
DSPORT  
Transceiver  
DSPORT  
Transceiver  
DSPORT  
Transceiver  
LED/  
LED/  
LED/  
LED/  
D+ D-  
D+ D-  
D+ D-  
D+ D-  
OVCUR/  
PWRENB  
OVCUR/  
PWRENB  
OVCUR/  
PWRENB  
OVCUR/  
PWRENB  
Figure 4.1 - GL852G Block Diagram (Multiple TT)  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 17  
GL852G Datasheet  
CHAPTER 5 FUNCTION DESCRIPTION  
5.1 General Description  
5.1.1 USPORT Transceiver  
USPORT (upstream port) transceiver is the analog circuit that supports both full-speed and high-speed  
electrical characteristics defined in chapter 7 of USB specification Revision 2.0. USPORT transceiver will  
operate in full-speed electrical signaling when GL852G is plugged into a 1.1 host/hub. USPORT transceiver  
will operate in high-speed electrical signaling when GL852G is plugged into a 2.0 host/hub.  
5.1.2 PLL (Phase Lock Loop)  
GL852G contains a 40x PLL. PLL generates the clock sources for the whole chip. The generated clocks are  
proven quite accurate that help in generating high speed signal without jitter.  
5.1.3 FRTIMER  
This module implements hub (micro)frame timer. The (micro)frame timer is derived from the hubs local  
clock and is synchronized to the host (micro)frame period by the host generated Start of (micro)frame (SOF).  
FRTIMER keeps tracking the hosts SOF such that GL852G is always safely synchronized to the host. The  
functionality of FRTIMER is described in section 11.2 of USB Specification Revision 2.0.  
5.1.4 μC  
μC is the micro-processor unit of GL852G. It is an 8-bit RISC processor with 9K ROM and 64 bytes RAM.  
It operates at 6MIPS of 12 MHz clock to decode the USB command issued from host and then prepares the  
data to respond to the host. In addition, μC can handle GPIO (general purpose I/O) settings and reading  
content of EEPROM to support high flexibility for customers of different configurations of hub. These  
configurations include self/bus power mode setting, individual/gang mode setting, downstream port number  
setting, device removable/non-removable setting, and PID/VID setting.  
5.1.5 UTMI (USB 2.0 Transceiver Microcell Interface)  
UTMI handles the low level USB protocol and signaling. Its designed based on the Intels UTMI  
specification 1.01. The major functions of UTMI logic are to handle the data and clock recovery, NRZI  
encoding/decoding, Bit stuffing /de-stuffing, supporting USB 2.0 test modes, and serial/parallel conversion.  
5.1.6 USPORT Logic  
USPORT implements the upstream port logic defined in section 11.6 of USB specification Revision 2.0. It  
mainly manipulates traffics in the upstream direction. The main functions include the state machines of  
Receiver and Transmitter, interfaces between UTMI and SIE, and traffic control to/from the REPEATER and  
TT.  
5.1.7 SIE (Serial Interface Engine)  
SIE handles the USB protocol defined in chapter 8 of USB specification Revision 2.0. It co-works with μ C  
to play the role of the hub kernel. The main functions of SIE include the state machine of USB protocol flow,  
CRC check, PID error check, and timeout check. Unlike USB 1.1, bit stuffing/de-stuffing is implemented in  
UTMI, not in SIE.  
5.1.8 Control/Status Register  
Control/Status register is the interface register between hardware and firmware. This register contains the  
information necessary to control endpoint0 and endpoint1 pipelines. Through the firmware based  
architecture, GL852G possesses higher flexibility to control the USB protocol easily and correctly.  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 18  
GL852G Datasheet  
5.1.9 REPEATER  
Repeater logic implements the control logic defined in section 11.4 and section 11.7 of USB specification  
Revision 2.0. REPEATER controls the traffic flow when upstream port and downstream port are signaling in  
the same speed. In addition, REPEATER will generate internal resume signal whenever a wakeup event is  
issued under the situation that hub is globally suspended.  
5.1.10 TT (Transaction Translator)  
TT implements the control logic defined in section 11.14 ~ 11.22 of USB specification Revision 2.0. TT  
basically handles the unbalanced traffic speed between the USPORT (operating in HS) and DSPORTS  
(operating in FS/LS) of hub. GL852G adopts multiple TT architecture to provide the most performance  
effective solution. Multiple TT provides control logics for each downstream port respectively.  
5.1.11 REPEATER/TT Routing Logic  
REPEATER and TT are the major traffic control machines in the USB 2.0 hub. Under situation that USPORT  
and DSPORT are signaling in the same speed, REPEATER/TT routing logic switches the traffic channel to  
the REPEATER. Under situation that USPORT is in the high speed signaling and DSPORT is in the full/low  
speed signaling, REPEATER/TT routing logic switches the traffic channel to the TT.  
5.1.11.1 Connected to 1.1 Host/Hub  
If an USB 2.0 hub is connected to the downstream port of an USB 1.1 host/hub, it will operate in USB 1.1  
mode. For an USB 1.1 hub, both upstream direction traffic and downstream direction traffic are passing  
through REPEATER. That is, the REPEATER/TT routing logic will route the traffic channel to the  
REPEATER.  
USB 1.1 HOST/HUB  
USPORToperating  
in FS signaling  
Traffic channel  
is routed to  
REPEATER  
TT  
TT  
REPEATER  
DSPORT operating  
in FS/LS signaling  
Figure 5.1 - Operating in USB 1.1 Schemes  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 19  
GL852G Datasheet  
5.1.11.2 Connected to USB 2.0 Host/Hub  
If an USB 2.0 hub is connected to an USB 2.0 host/hub, it will operate in USB 2.0 mode. The upstream port  
signaling is in high speed with bandwidth of 480 Mbps under this environment. The traffic channel will  
then be routed to the REPEATER when the device connected to the downstream port is signaling also in  
high speed. On the other hand, the traffic channel will then be routed to TT when the device connected to  
the downstream port is signaling in full/low speed.  
USB 2.0 HOST/HUB  
USPORToperating  
in HS signaling  
HS vs. HS:  
Traffic channel is  
routed to REPEATER  
HS vs. FS/LS:  
Traffic channel  
is routed to TT  
TT  
TT  
REPEATER  
DSPORT operating  
in FS/LS signaling  
DSPORT operating  
in HS signaling  
Figure 5.2 - Operating in USB 2.0 Schemes  
5.1.12 DSPORT Logic  
DSPORT (downstream port) logic implements the control logic defined in section 11.5 of USB specification  
Revision 2.0. It mainly manipulates the state machine, the connection/disconnection detection, over current  
detection and power enable control, and the status LED control of the downstream port. Besides, it also  
output the control signals to the DSPORT transceiver.  
5.1.13 DSPORT Transceiver  
DSPORT transceiver is the analog circuit that supports high-speed, full-speed, and low-speed electrical  
characteristics defined in chapter 7 of USB specification Revision 2.0. In addition, each DSPORT transceiver  
accurately controls its own squelch level to detect the detachment and attachment of devices.  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 20  
GL852G Datasheet  
5.2 Configuration and I/O Settings  
5.2.1 RESET Setting  
GL852G’s power on reset can either be triggered by external reset or internal power good reset circuit. The  
external reset pin, RESETJ, is connected to upstream port Vbus (5V) to sense the USB plug / unplug or 5V  
voltage drop. The reset trigger voltage can be set by adjusting the value of resistor R1 and R2 (Suggested  
value refers to schematics) GL852G’s internal reset is designed to monitor silicon’s internal core power  
(3.3V) and initiate reset when unstable power event occurs. The power on sequence will start after the power  
good voltage has been met, and the reset will be released after approximately 2.7 μS after power good.  
GL852Gs reset circuit as depicted in the picture  
Silicon  
PCB  
Ext. VBUS power-good  
detection circuit input  
(Pin"RESET#")  
VBUS  
(External 5V)  
R1  
R2  
Global  
Reset#  
EXT  
INT  
Int. 3.3V power-good  
detection circuit input  
(USB PHY reset)  
Figure 5.3 - Power on Reset Diagram  
To fully control the reset process of GL852G, we suggest the reset time applied in the external reset circuit  
should longer than that of the internal reset circuit. Timing of POR is illustrated as below figure.  
Power good voltage, 2.5 ~ 2.8V  
VDD  
Internal reset  
External reset  
Clock  
TPG  
USB command  
T1  
T2  
Figure 5.4 - Power on Sequence of GL852G  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 21  
GL852G Datasheet  
Table 5.1 - Reset Timing  
Symbol  
TPG  
Parameter  
Min.  
Max.  
Unit  
μs  
VDD power up to internal reset (power good) assert (12MHz)  
VDD power up to external reset (RESETJ) assert  
RESET assert to respond USB command ready  
-
3
2.7  
T1  
-
-
μs  
T2  
70  
ms  
5.2.2 PGANG Setting  
To save pin count, GL852G uses the same pin to decide individual/gang mode as well as to output the  
suspend flag. The individual/gang mode is decided within 20us after power on reset. Then, about 50ms later,  
this pin is changed to output mode. GL852G outputs the suspend flag once it is globally suspended. For  
individual mode, a pull low resister greater than 100KΩ should be placed. For gang mode, a pull high  
resister which greater than 100KΩ should be placed. In figure 5.6, we also depict the suspend LED indicator  
schematics. It should be noticed that the polarity of LED must be followed, otherwise the suspend current  
will be over spec limitation (2.5mA).  
RESET#  
50 ms  
GANG_CTL  
Output mode, indicating  
GL852G is in normal  
mode or suspend mode  
Input mode, strapping  
to decide individual or  
gang mode  
Figure 5.5 - Timing of PGANG Strapping  
GAND Mode  
DVDD(3.3V)  
DVDD(3.3V)  
Suspend LED  
Indicator  
100K ohm  
"0": Individual Mode  
"1": GANG Mode  
SUSPNDO  
GANG_CTL  
Inside GL852G  
100K ohm  
Suspend LED  
Indicator  
On PCB  
Individual  
Mode  
Figure 5.6 - GANG Mode Setting  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 22  
GL852G Datasheet  
5.2.3 SELF/BUS Power Setting  
GL852G can operate under bus power and conform to the power consumption limitation completely  
(suspend current < 2.5 mA, normal operation current < 100 mA). By setting PSELF, GL852G can be  
configured as a bus-power or a self-power hub.  
1: Power Self  
0: Power Bus  
PSELF  
Inside GL852G  
On PCB  
Figure 5.7 - SELF/BUS Power Setting  
5.2.4 LED Connections  
GL852G controls the LED lighting according to the flow defined in section 11.5.3 of Universal Serial Bus  
Specification Revision2.0. Both manual mode and Automatic mode are supported in GL852G. When  
GL852G is globally suspended, GL852G will turn off the LED to save power.  
AMBER/GREEN  
LED  
DGND  
Inside GL852G  
On PCB  
Figure 5.8 - LED Connection  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 23  
GL852G Datasheet  
5.2.5 EEPROM Setting  
GL852G replies to host commands by the default settings in the internal ROM. GL852G also offers the  
ability to reply to the host according to the settings in the external EEPROM (LQFP48 supports both 93C46  
and 24C02; QFN28 only supports 24C02). And to prevent the content of EEPROM from being over-written,  
amber LED will be disabled when EEPROM exists. Please refer to the USB 2.0 Hub AP Note_EEPROM  
Info for detailed information.  
The schematics between GL852G and 93C46 are depicted in the following figures:  
DVDD  
EE_CS  
EE_SK  
EE_DI  
EE_DO  
CS  
SK  
DI  
VCC  
NC  
NC  
DO  
GND  
93C46  
Figure 5.9 - Schematics between GL852G and 93C46  
GL852G firstly verifies the check sum after power on reset. If the check sum is correct, GL852G will take  
the configuration of 93C46 as part of the descriptor contents. To prevent the content of 93C46 from being  
over-written, amber LED will be disabled when 93C46 exists.  
5.2.6 Power Switch Enable Polarity (Only Available for LQFP48 Package)  
Both low/high-enabled power switches are supported. It is determined by jumper setting, based on the state  
of pin AMBER2, as the following table:  
Table 5.2 - Configuration by Power Switch Type  
AMBER2  
Power Switch Enable Polarity  
Low-active  
0
1
High-active  
5.2.7 Port Number Configuration (Only Available for LQFP48 Package)  
Number of downstream port can be configured as 2/3/4 ports by pin strapping in addition to EEPROM,  
based on the state of pin AMBER 3, AMBER 4, as the following table:  
Table 5.3 - Port Number Configuration  
AMBER 3  
AMBER 4  
# of DP Declaration  
1 (Port1)  
1
1
0
0
1
0
1
0
2 (Port1/2)  
3 (Port1/2/3)  
4 (Port1/2/3/4)  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 24  
GL852G Datasheet  
5.2.8 Non-removable Port Configuration (OnlyAvailable for LQFP48 Package)  
For compound application or embedded system, downstream ports that always connected inside the system  
can be set as non-removable based on the state of corresponding status LED, pin GREEN 1~4. If the pin is  
pulled high in the initial stage, the corresponding port will be set as non-removable.  
5.2.9 Reference Clock Configuration (Only Available for LQFP48 Package)  
GL852G can support optional 27/48MHz clock source, which is selectable through GPIO configurations.  
For some on-board design that 27/48MHz clock source is available, such as motherboard or Monitor built-in  
applications, system integrator can leverage this feature to further reduce BOM cost by removing external  
crystal.  
Table 5.4 - Ref. Clock Configuration  
SEL48  
SEL27  
Clock Source  
48MHz OSC-in  
0
1
1
1
0
1
27MHz OSC-in  
12MHz Xtal/OSC-in  
© 2015 Genesys Logic, Inc. - All rights reserved.  
Page 25  
GLI Confidential  
GL852G Datasheet  
CHAPTER 6 ELECTRICAL CHARACTERISTICS  
6.1 Maximum Ratings  
Table 6.1 - Maximum Ratings  
Symbol  
V5  
Parameter  
5V Power Supply  
Min.  
-0.5  
-0.5  
-0.5  
-0.5  
-0.5  
-60  
Max.  
Unit  
V
+6.0  
VDD  
3.3V Power Supply  
+3.6  
V
VIN  
3.3V Input Voltage for digital I/O(EE_DO) pins  
Open-Drain Input (Ovcur1-4,Pself,Reset)  
Input Voltage for USB signal (DP, DM) pins  
Storage Temperature under bias  
Frequency  
+3.6  
+5.5  
V
VINOD  
VINUSB  
TS  
V
+3.6  
V
oC  
+100  
FOSC  
12 MHz 500ppm  
6.2 Operating Ranges  
Table 6.2 - Operating Ranges  
Symbol  
V5  
Parameter  
5V Power Supply  
Min.  
Typ.  
5.0  
3.3  
3.3  
3.3  
-
Max.  
5.5  
3.6  
3.6  
3.6  
70  
125  
-
Unit  
4.5  
3.0  
-0.5  
0.5  
0
V
V
VDD  
3.3V Power Supply  
VIND  
Input Voltage for digital I/O pins  
V
VINUSB  
TA  
Input Voltage for USB signal (DP, DM) pins  
Ambient Temperature  
V
oC  
oC  
oC/W  
oC/W  
oC/W  
TJ  
Absolute maximum junction temperature  
Thermal Characteristics LQFP 48  
Thermal Characteristics QFN 28  
Thermal Characteristics SSOP 28  
0
-
-
78.7  
33.3  
61.6  
θ
-
-
JA  
-
-
6.3 DC Characteristics  
Table 6.3 - DC Characteristics except USB Signals  
Symbol  
PD  
Parameter  
Min.  
-
Typ.  
Max.  
431.5  
0.8  
-
Unit  
mW  
V
Power Dissipation  
-
VIL  
LOW level input voltage  
-
-
VIH  
HIGH level input voltage  
2.0  
1.4  
0.87  
-
-
1.5  
0.94  
-
V
VTLH  
VTHL  
VOL  
LOW to HIGH threshold voltage  
HIGH to LOW threshold voltage  
LOW level output voltage when IOL=8mA  
HIGH level output voltage when IOH=8mA  
1.6  
0.99  
0.4  
-
V
V
V
VOH  
2.4  
-
V
Leakage current for pads with internal pull up or pull  
down resistor  
IOLK  
-
-
30  
A  
RDN  
RUP  
Pad internal pull down resister  
Pad internal pull up resister  
29K  
80K  
59K  
135K  
Ω
Ω
108K 140K  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 26  
GL852G Datasheet  
Table 6.4 - DC Characteristics of USB Signals under FS/LS Mode  
Symbol  
VOL  
VOH  
VDI  
Parameter  
DPF/DMF static output LOW(RL of 1.5K to 3.6V )  
DPF/DMF static output HIGH (RL of 15K to GND )  
Differential input sensitivity  
Min.  
0
Typ.  
Max.  
0.3  
3.6  
-
Unit  
V
-
-
-
-
-
-
-
-
2.8  
0.2  
0.8  
0.2  
-
V
V
VCM  
VSE  
Differential common mode range  
Single-ended receiver threshold  
Transceiver capacitance  
2.5  
-
V
V
CIN  
20  
pF  
A  
Ω
ILO  
Hi-Z state data line leakage  
-10  
28  
+10  
44  
ZDRV  
Driver output resistance  
Table 6.5 - DC Characteristics of USB Signals under HS Mode  
Symbol  
VOL  
Parameter  
Min.  
-
Typ.  
-
Max.  
0.1  
5
Unit  
V
DPH/DMH static output LOW(RL of 1.5K to 3.6V )  
Transceiver capacitance  
CIN  
4
4.5  
0
pF  
A  
Ω
ILO  
Hi-Z state data line leakage  
-5  
+5  
ZDRV  
Driver output resistance for USB 2.0 HS  
48  
45  
42  
6.4 Power Consumption  
Table 6.6 - GL852G power consumption  
Condition  
Host  
Current  
Symbol  
Unit  
Active ports  
Device  
ISUSP  
Suspend  
473  
76  
uA  
4
H*1  
H
H
mA  
3
H
66  
mA  
mA  
mA  
mA  
ICC  
2
1
H
H
58  
H
H
50  
No Active  
H
N/A  
41.7  
*:H: High-Speed  
Note:  
Test result represents silicon level operating current, without considering additional power  
consumption contributed by external over-current protection circuit such as power switch or  
polyfuse.  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 27  
GL852G Datasheet  
6.5 AC Characteristics  
GL852G LQFP 48 pin package can support both 93C46 & 24C02 type EEPROM for customized VID/PID.  
GL852G QFN28/SSOP28 pin package can only support 24C02 type EEPROM. AC characteristics of these  
two types of EEPROM summarized as below figures and tables.  
6.5.1 93C46 EEPROM IF  
t
CSH  
CE  
SK  
t
CSS  
t
SKH  
t
SKL  
t
DIS  
t
DIH  
DI  
t
PD0  
t
PD1  
DO  
Table 6.7 - AC Characteristics of EEPROM Interface (93C46)  
Symbol  
tCSS  
Parameter  
CS Setup Time  
CS Hold Time  
Min.  
3.0  
3.0  
1.0  
2.2  
1.8  
2.4  
Typ.  
Max.  
Units  
tCSH  
tSKH  
tSKL  
tDIS  
SK High Time  
SK Low Time  
us  
DI Setup Time  
DI Hold Time  
tDIH  
tPD1  
Output Delay to 1”  
Output Delay to 0”  
1.8  
1.8  
tPD0  
© 2015 Genesys Logic, Inc. - All rights reserved.  
Page 28  
GLI Confidential  
GL852G Datasheet  
6.5.2 24C02 EEPROM Interface  
Table 6.8 - AC Characteristics of EEPROM Interface (24C02)  
© 2015 Genesys Logic, Inc. - All rights reserved.  
Page 29  
GLI Confidential  
GL852G Datasheet  
6.6 On-Chip Power Regulator  
GL852G requires 3.3V source power for normal operation of internal core logic and USB physical layer  
(PHY). The integrated low-drop power regulator converts 5V power input from USB cable (Vbus) to 3.3V  
voltage for silicon power source. The 3.3V power output is guaranteed by an internal voltage reference  
circuit to prevent unstable 5V power compromise USB data integrity. The regulator’s maximum current  
loading is 200mA, which provides enough tolerance for normal GL852G operation (below 100mA).  
On-chip Power Regulator Features:  
5V to 3.3V low-drop power regulator  
200mA maximum output driving capability  
Provide stable 3.3V output when Vin = 3.4V~5.5V  
Max. suspend current:190uA; typical suspend current 164uA  
3.5  
3
2.5  
2
1.5  
1
0.5  
0
V5  
Figure 6.1 - Vin(V5) vs Vout(V33)*  
*Note: Measured environment: Ambient temperature = 25/ Current Loading = 200mA  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 30  
GL852G Datasheet  
CHAPTER 7 PACKAGE DIMENSION  
Internal  
No.  
Versio  
GL852G  
n No.  
AAAAAAAAAA  
YWWXXXXXXXX  
Date  
Lot Code  
Code  
Figure 7.1 - GL852G 48 Pin LQFP Package  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 31  
GL852G Datasheet  
Version  
No.  
Internal  
No.  
GL852G  
AAAAAAA  
YWWXXXX  
Date  
Lot Code  
Code  
Figure 7.2 - GL852G 28 Pin QFN Package  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 32  
GL852G Datasheet  
Internal No.  
GL852G  
Version  
No.  
AAAAAAAAAA  
YWWXXXXXXXX  
Date  
Code  
Lot Code  
Figure 7.3 - GL852G 28 Pin SSOP Package  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 33  
GL852G Datasheet  
CHAPTER 8 ORDERING INFORMATION  
Table 8.1 - Ordering Information  
Part Number  
GL852G-MNGXX  
GL852G-OHGXX  
GL852G-HHGXX  
Package  
LQFP 48  
QFN 28  
SSOP 28  
Green/Wire Material  
Green Package  
Version  
XX  
Status  
Available  
Available  
Available  
Green Package  
XX  
Green Package  
XX  
Note: The marking of "OHG" will not be shown on the IC due to QFN28 package size limitation.  
© 2015 Genesys Logic, Inc. - All rights reserved.  
GLI Confidential  
Page 34  

    GL852G相关文章


    Fatal error: Uncaught PDOException: SQLSTATE[HY000]: General error: 145 mroonga: repair: can't recover from crash while updating in /www/wwwroot/website_ic37/s.ic37.com/index.php:504 Stack trace: #0 /www/wwwroot/website_ic37/s.ic37.com/index.php(504): PDO->query() #1 /www/wwwroot/website_ic37/www.ic37.com/s_index.php(3): include('...') #2 {main} thrown in /www/wwwroot/website_ic37/s.ic37.com/index.php on line 504