欢迎访问ic37.com |
会员登录 免费注册
发布采购
所在地: 型号: 精确
  • 批量询价
  •  
  • 供应商
  • 型号
  • 数量
  • 厂商
  • 封装
  • 批号
  • 交易说明
  • 询价
更多
  • VSP2230Y图
  • 深圳市科雨电子有限公司

     该会员已使用本站8年以上
  • VSP2230Y
  • 数量250 
  • 厂家TI 
  • 封装QFP-48 
  • 批号21+ 
  • ★体验愉快问购元件!!就找我吧!单价:419元
  • QQ:1415691092QQ:1415691092 复制
  • 133-5299-5145(微信同号) QQ:1415691092
  • VSP2230Y/2K图
  • 深圳市科雨电子有限公司

     该会员已使用本站8年以上
  • VSP2230Y/2K
  • 数量1001 
  • 厂家TI 
  • 封装QFP-48 
  • 批号21+ 
  • ★体验愉快问购元件!!就找我吧!《停产物料》
  • QQ:97877805QQ:97877805 复制
  • 171-4729-0036(微信同号) QQ:97877805
  • VSP2230Y图
  • 深圳市和诚半导体有限公司

     该会员已使用本站11年以上
  • VSP2230Y
  • 数量5600 
  • 厂家TI 
  • 封装QFP 
  • 批号23+ 
  • 只做原装正品,深圳现货
  • QQ:2276916927QQ:2276916927 复制
    QQ:1977615742QQ:1977615742 复制
  • 18929336553 QQ:2276916927QQ:1977615742
  • VSP2230Y图
  • 深圳市毅创腾电子科技有限公司

     该会员已使用本站16年以上
  • VSP2230Y
  • 数量1258 
  • 厂家TI/德州仪器 
  • 封装LQFP-48 
  • 批号22+ 
  • ★只做原装★正品现货★原盒原标★
  • QQ:2355507168QQ:2355507168 复制
    QQ:2355507169QQ:2355507169 复制
  • 86-755-83219286 QQ:2355507168QQ:2355507169
  • VSP2230Y图
  • 深圳市瑞天芯科技有限公司

     该会员已使用本站7年以上
  • VSP2230Y
  • 数量20000 
  • 厂家TI/德州仪器 
  • 封装LQFP-48 
  • 批号22+ 
  • 深圳现货库存,保证原装正品
  • QQ:1940213521QQ:1940213521 复制
  • 15973558688 QQ:1940213521
  • VSP2230Y IC图
  • 深圳市集创讯科技有限公司

     该会员已使用本站5年以上
  • VSP2230Y IC
  • 数量12500 
  • 厂家TI/德州仪器 
  • 封装 
  • 批号24+ 
  • 原装进口正品现货,假一罚十价格优势
  • QQ:2885393494QQ:2885393494 复制
    QQ:2885393495QQ:2885393495 复制
  • 0755-83244680 QQ:2885393494QQ:2885393495
  • VSP2230Y/2KG4图
  • 北京中其伟业科技有限公司

     该会员已使用本站16年以上
  • VSP2230Y/2KG4
  • 数量10115 
  • 厂家Texas Instruments 
  • 封装贴/插片 
  • 批号16+ 
  • 特价,原装正品,绝对公司现货库存,原装特价!
  • QQ:2880824479QQ:2880824479 复制
  • 010-62104891 QQ:2880824479
  • VSP2230Y图
  • 深圳市正纳电子有限公司

     该会员已使用本站15年以上
  • VSP2230Y
  • 数量5000 
  • 厂家TI/德州仪器 
  • 封装48-LQFP7x7 
  • 批号21+ 
  • 原装电子元件/半导体&元器件供应商。批量样品支持
  • QQ:2881664480QQ:2881664480 复制
  • 0755-83532193 QQ:2881664480
  • VSP2230YG4图
  • 北京首天国际有限公司

     该会员已使用本站16年以上
  • VSP2230YG4
  • 数量9000 
  • 厂家BB 
  • 封装原厂包装!! 
  • 批号16+ 
  • 百分百原装正品,现货库存
  • QQ:528164397QQ:528164397 复制
    QQ:1318502189QQ:1318502189 复制
  • 010-62565447 QQ:528164397QQ:1318502189
  • VSP2230Y图
  • 深圳市西源信息科技有限公司

     该会员已使用本站9年以上
  • VSP2230Y
  • 数量8800 
  • 厂家TI 
  • 封装QFP 
  • 批号最新批号 
  • 原装现货零成本有接受价格就出
  • QQ:3533288158QQ:3533288158 复制
    QQ:408391813QQ:408391813 复制
  • 0755-84876394 QQ:3533288158QQ:408391813
  • VSP2230Y/2K图
  • 北京中其伟业科技有限公司

     该会员已使用本站16年以上
  • VSP2230Y/2K
  • 数量10114 
  • 厂家Texas Instruments 
  • 封装贴/插片 
  • 批号16+ 
  • 特价,原装正品,绝对公司现货库存,原装特价!
  • QQ:2880824479QQ:2880824479 复制
  • 010-62104891 QQ:2880824479
  • VSP2230Y图
  • 万三科技(深圳)有限公司

     该会员已使用本站2年以上
  • VSP2230Y
  • 数量660000 
  • 厂家TI(德州仪器) 
  • 封装LQFP-48(7x7) 
  • 批号23+ 
  • 支持实单/只做原装
  • QQ:3008961398QQ:3008961398 复制
  • 0755-21006672 QQ:3008961398
  • VSP2230Y图
  • 深圳市芯福林电子有限公司

     该会员已使用本站15年以上
  • VSP2230Y
  • 数量85000 
  • 厂家TI/德州仪器 
  • 封装LQFP-48 
  • 批号23+ 
  • 真实库存全新原装正品!代理此型号
  • QQ:2881495753QQ:2881495753 复制
  • 0755-23605827 QQ:2881495753
  • VSP2230Y图
  • 深圳市旺能芯科技有限公司

     该会员已使用本站4年以上
  • VSP2230Y
  • 数量15000 
  • 厂家TI/德州仪器 
  • 封装LQFP-48 
  • 批号22+ 
  • 深圳全新原装库存现货
  • QQ:2881495751QQ:2881495751 复制
  • 13602549709 QQ:2881495751
  • VSP2230Y图
  • 万三科技(深圳)有限公司

     该会员已使用本站2年以上
  • VSP2230Y
  • 数量6500000 
  • 厂家罗彻斯特 
  • 封装原厂原装 
  • 批号22+ 
  • 万三科技 秉承原装 实单可议
  • QQ:3008962483QQ:3008962483 复制
  • 0755-23763516 QQ:3008962483
  • VSP2230Y/2KG4图
  • 深圳市一线半导体有限公司

     该会员已使用本站11年以上
  • VSP2230Y/2KG4
  • 数量15000 
  • 厂家Texas Instruments 
  • 封装 
  • 批号 
  • 全新原装部分现货其他订货
  • QQ:2881493920QQ:2881493920 复制
    QQ:2881493921QQ:2881493921 复制
  • 0755-88608801多线 QQ:2881493920QQ:2881493921
  • VSP2230Y图
  • 深圳市隆鑫创展电子有限公司

     该会员已使用本站15年以上
  • VSP2230Y
  • 数量30000 
  • 厂家TI 
  • 封装DIP-8P 
  • 批号2022+ 
  • 电子元器件一站式配套服务QQ:122350038
  • QQ:2355878626QQ:2355878626 复制
    QQ:2850299242QQ:2850299242 复制
  • 0755-82812278 QQ:2355878626QQ:2850299242
  • VSP2230Y图
  • 深圳市特拉特科技有限公司

     该会员已使用本站2年以上
  • VSP2230Y
  • 数量15000 
  • 厂家TI/德州仪器 
  • 封装LQFP-48 
  • 批号22+ 
  • 一级代理,原装特价现货
  • QQ:709809857QQ:709809857 复制
  • 0755-82531732 QQ:709809857
  • VSP2230Y图
  • 深圳市创思克科技有限公司

     该会员已使用本站2年以上
  • VSP2230Y
  • 数量10000 
  • 厂家TI(德州仪器) 
  • 封装 
  • 批号21+ 
  • 全新原装原厂实力挺实单欢迎来撩
  • QQ:1092793871QQ:1092793871 复制
  • -0755-88910020 QQ:1092793871
  • VSP2230Y图
  • 深圳市高捷芯城科技有限公司

     该会员已使用本站11年以上
  • VSP2230Y
  • 数量7969 
  • 厂家TI(德州仪器) 
  • 封装LQFP-48(7x7) 
  • 批号23+ 
  • 支持大陆交货,美金交易。原装现货库存。
  • QQ:3007977934QQ:3007977934 复制
    QQ:3007947087QQ:3007947087 复制
  • 0755-83062789 QQ:3007977934QQ:3007947087
  • VSP2230Y图
  • 集好芯城

     该会员已使用本站13年以上
  • VSP2230Y
  • 数量13095 
  • 厂家TI 
  • 封装LQFP-48 
  • 批号最新批次 
  • 原厂原装公司现货
  • QQ:3008092965QQ:3008092965 复制
    QQ:3008092965QQ:3008092965 复制
  • 0755-83239307 QQ:3008092965QQ:3008092965
  • VSP2230Y图
  • 深圳市恒意法科技有限公司

     该会员已使用本站17年以上
  • VSP2230Y
  • 数量6697 
  • 厂家Texas Instruments 
  • 封装48-LQFP 
  • 批号21+ 
  • 正规渠道/品质保证/原装正品现货
  • QQ:2881514372QQ:2881514372 复制
  • 0755-83247729 QQ:2881514372
  • VSP2230Y图
  • 深圳市惊羽科技有限公司

     该会员已使用本站11年以上
  • VSP2230Y
  • 数量2368 
  • 厂家TI-德州仪器 
  • 封装QFP-48 
  • 批号▉▉:2年内 
  • ▉▉¥149元一有问必回一有长期订货一备货HK仓库
  • QQ:43871025QQ:43871025 复制
  • 131-4700-5145---Q-微-恭-候---有-问-秒-回 QQ:43871025
  • VSP2230Y图
  • 昂富(深圳)电子科技有限公司

     该会员已使用本站4年以上
  • VSP2230Y
  • 数量53526 
  • 厂家TI/德州仪器 
  • 封装NA 
  • 批号23+ 
  • 一站式BOM配单,短缺料找现货,怕受骗,就找昂富电子.
  • QQ:GTY82dX7
  • 0755-23611557【陈妙华 QQ:GTY82dX7
  • VSP2230Y图
  • 深圳市凌创微科技有限公司

     该会员已使用本站12年以上
  • VSP2230Y
  • 数量3377 
  • 厂家TI 
  • 封装48-LQFP 
  • 批号21+ 
  • 凌创微只做原装正品,支持一站式BOM配单
  • QQ:2853313610QQ:2853313610 复制
  • 0755-82545354(BOM配单) QQ:2853313610
  • VSP2230Y图
  • 深圳市聚利源实业有限公司

     该会员已使用本站1年以上
  • VSP2230Y
  • 数量855 
  • 厂家TI/德州仪器 
  • 封装LQFP-48 
  • 批号0649+ 
  • 正常交货,只做原装,市场周边可送上门
  • QQ:2881504303QQ:2881504303 复制
  • 0755-33037976 QQ:2881504303
  • VSP2230Y图
  • 深圳市芯柏然科技有限公司

     该会员已使用本站7年以上
  • VSP2230Y
  • 数量23480 
  • 厂家TI 
  • 封装QFP 
  • 批号21+ 
  • 新到现货、一手货源、当天发货、价格低于市场
  • QQ:287673858QQ:287673858 复制
  • 0755-82533534 QQ:287673858
  • VSP2230YG4图
  • 深圳市一线半导体有限公司

     该会员已使用本站15年以上
  • VSP2230YG4
  • 数量15000 
  • 厂家Texas Instruments 
  • 封装 
  • 批号 
  • 全新原装部分现货其他订货
  • QQ:2881493920QQ:2881493920 复制
    QQ:2881493921QQ:2881493921 复制
  • 0755-88608801多线 QQ:2881493920QQ:2881493921
  • VSP2230Y/2K图
  • 深圳市一线半导体有限公司

     该会员已使用本站16年以上
  • VSP2230Y/2K
  • 数量15000 
  • 厂家Texas Instruments 
  • 封装 
  • 批号 
  • 全新原装部分现货其他订货
  • QQ:2881493920QQ:2881493920 复制
    QQ:2881493921QQ:2881493921 复制
  • 0755-88608801多线 QQ:2881493920QQ:2881493921
  • VSP2230Y图
  • 深圳市一线半导体有限公司

     该会员已使用本站11年以上
  • VSP2230Y
  • 数量15000 
  • 厂家Texas Instruments 
  • 封装 
  • 批号 
  • 全新原装部分现货其他订货
  • QQ:2881493920QQ:2881493920 复制
    QQ:2881493921QQ:2881493921 复制
  • 0755-88608801多线 QQ:2881493920QQ:2881493921
  • VSP2230Y图
  • 深圳市宇川湘科技有限公司

     该会员已使用本站6年以上
  • VSP2230Y
  • 数量12660 
  • 厂家TI 
  • 封装48-LQFP 
  • 批号23+ 
  • 原装正品现货,郑重承诺只做原装!
  • QQ:2885348305QQ:2885348305 复制
    QQ:2885348305QQ:2885348305 复制
  • 0755-84534256 QQ:2885348305QQ:2885348305
  • VSP2230Y图
  • 深圳市驰天熠电子有限公司

     该会员已使用本站1年以上
  • VSP2230Y
  • 数量33560 
  • 厂家TI(德州仪器) 
  • 封装LQFP-48(7x7) 
  • 批号23+ 
  • 全新原装,优势价格,支持配单
  • QQ:3003795629QQ:3003795629 复制
    QQ:534325024QQ:534325024 复制
  • 86-15802056765 QQ:3003795629QQ:534325024
  • VSP2230Y图
  • 深圳市炎凯科技有限公司

     该会员已使用本站7年以上
  • VSP2230Y
  • 数量1258 
  • 厂家TI/德州仪器 
  • 封装LQFP-48 
  • 批号24+ 
  • 原装现货
  • QQ:354696650QQ:354696650 复制
    QQ:2850471056QQ:2850471056 复制
  • 0755-89587732 QQ:354696650QQ:2850471056
  • VSP2230Y图
  • 深圳市欧瑞芯科技有限公司

     该会员已使用本站11年以上
  • VSP2230Y
  • 数量5800 
  • 厂家TI(德州仪器) 
  • 封装48-LQFP 
  • 批号23+/24+ 
  • 绝对原装正品,可开13%专票,欢迎采购!!!
  • QQ:3354557638QQ:3354557638 复制
    QQ:3354557638QQ:3354557638 复制
  • 18565729389 QQ:3354557638QQ:3354557638

产品型号VSP2230Y的概述

芯片 VSP2230Y 的概述 VSP2230Y是一款高性能的集成电路,主要用于视频信号处理和传输。由于其卓越的性能和稳定的工作特性,VSP2230Y已经广泛应用于监控摄像头、高清数字电视、以及其他视频相关应用。该芯片的设计理念是为了满足现代电子设备对视频处理的高要求,特别是在图像质量、低延迟和高稳定性方面,VSP2230Y提供了一系列优秀的解决方案。 芯片 VSP2230Y 的详细参数 VSP2230Y的详细技术参数包括: 1. 供电电压:该芯片的工作电压范围为3.3V至5V,具有灵活的供电选择。 2. 功耗:在正常工作状态下,最大功耗约为250毫瓦,这使得其在应对高负载时保持合理的温度。 3. 信号输入输出:VSP2230Y支持多种格式的视频输入与输出,包括但不限于AV、CVBS、YUV、以及HDMI高级接口。 4. 视频分辨率:该芯片支持高达1080p的高清分辨率,能够处理复杂的...

产品型号VSP2230Y的Datasheet PDF文件预览

VSP2230  
SLAS319 – MAY 2001  
CCD SIGNAL PROCESSOR  
FOR DIGITAL CAMERAS  
FEATURES  
DESCRIPTION  
D
CCD Signal Processing  
– Correlated Double Sampling (CDS)  
– Programmable Black Level Clamping  
TheVSP2230isacompletemixed-signalprocessingIC  
for digital cameras that provides signal conditioning and  
analog-to-digital conversion for the output of a CCD  
array. The primary CCD channel provides correlated  
double sampling (CDS) to extract the video information  
fromthepixels, a6-dBto42-dBgainwithdigitalcontrol  
for varying illumination conditions, and black level  
clamping for an accurate black level reference.  
D
D
Programmable Gain Amplifier (PGA)  
– –6-dB to 42-dB Gain Ranging  
10-Bit Digital Data Output  
– Up to 36-MHz Conversion Rate  
– No Missing Codes  
D
D
76-dB Signal-to-Noise Ratio  
Input signal clamping and offset correction of the input  
CDS is also performed. The stable gain control is linear  
in dB. Additionally, the black level is quickly recovered  
after gain change.  
Portable Operation  
– Low Voltage: 2.7 V to 3.6 V  
– Low Power: 120 mW (typ) at 3.0 V  
– Standby Mode: 6 mW  
The VSP2230Y is pin-to-pin compatible with the  
VSP2260Y (10 bit, 20 MHz) one-chip product.  
The VSP2230Y is available in a 48-pin LQFP package  
and operates from a single 3-V/3.3-V supply.  
VSP2230 block diagram  
CLPDM  
SHP SHD  
SLOAD SCLK SDATA  
Serial Interface  
RESET  
ADCCK DRV  
DD  
V
CC  
Input  
Clamp  
Timing Control  
B(0–9)  
Correlated  
Double  
Sampling (CDS)  
Programmable  
Gain Amplifier  
(PGA)  
10-Bit  
Digital  
Output  
Output  
Latch  
CCDIN  
Analog-to-Digital  
Converter  
–6 to 42 dB  
Optical Black (OB)  
Level Clamping  
CCD  
Output  
Signal  
Preblanking  
PBLK  
Reference Voltage Generator  
COB  
CPLOB  
BYPP2 BYP BYPM REFN CM REFP  
DRVGND  
GNDA  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
Copyright 2001, Texas Instruments Incorporated  
1
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
PACKAGE/ORDERING INFORMATION  
PACKAGE OUTLINE  
SPECIFIED  
TEMPERATURE RANGE  
PACKAGE  
MARKING  
ORDERING  
NUMBER  
TRANSPORT  
MEDIA  
PRODUCT  
PACKAGE  
NUMBER  
VSP2230Y  
VSP2230Y  
48-pin LQFP  
48-pin LQFP  
ZZ340  
0_C to 85_C  
0_C to 85_C  
VSP2230Y VSP2230Y  
250 pcs. Tray  
ZZ340  
VSP2230Y VSP2230Y/2K Tape and Reel  
This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., VSP2230CDR).  
DEMO BOARD ORDERING INFORMATION  
PRODUCT  
ORDERING NUMBER  
VSP2230Y  
DEM-VSP2230Y  
pin assignments  
48-PIN LQFP PACKAGE  
(TOP VIEW)  
36 35 34 33 32 31 30 29 28 27 26 25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
14  
13  
V
CC  
CLPDM  
CM  
REFP  
REFN  
37  
38  
39  
40  
SHD  
SHP  
CLPOB  
PBLK  
V
CC  
GNDA 41  
GNDA  
42  
V
NC 43  
NC 44  
CC  
GNDA  
ADCCK  
GNDA  
RESET 45  
SLOAD 46  
SDATA 47  
SCLK 48  
DRVGND  
DRV  
DD  
1
2
3
4
5
6
7
8
9 10 11 12  
NC No internal connection  
2
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
Terminal Functions  
TERMINAL  
NO.  
TYPE  
DESCRIPTION  
NAME  
ADCCK  
B0(LSB)  
B1  
16  
3
DI  
DO  
DO  
DO  
DO  
DO  
DO  
DO  
DO  
DO  
DO  
AO  
AO  
AO  
AI  
Master clock, See Note 1  
A/D converter output, Bit 0 (LSB)  
A/D converter output, Bit 1  
A/D converter output, Bit 2  
A/D converter output, Bit 3  
A/D converter output, Bit 4  
A/D converter output, Bit 5  
A/D converter output, Bit 6  
A/D converter output, Bit 7  
A/D converter output, Bit 8  
A/D converter output, Bit 9 (MSB)  
4
B2  
5
B3  
6
B4  
7
B5  
8
B6  
9
B7  
10  
11  
12  
31  
32  
29  
30  
23  
20  
37  
28  
13  
14  
B8  
B9(MSB)  
BYP  
Internal reference C (bypass to ground), See Note 2  
Internal reference N (bypass to ground), See Note 3  
Internal reference P (bypass to ground), See Note 3  
CCD signal input  
BYPM  
BYPP2  
CCDIN  
CLPDM  
CLPOB  
CM  
DI  
Dummy pixel clamp pulse (Default = Active Low), See Note 4  
Optical black clamp pulse (Default = Active Low), See Note 4  
A/D converter common mode voltage (bypass to ground), See Note 2  
Optical black clamp loop reference (bypass to ground), See Note 5  
Power supply. Exclusively for digital output  
DI  
AO  
AO  
P
COB  
DRV  
DD  
DRVGND  
GNDA  
P
Digital ground. Exclusively for digital output  
15, 17, 25, 26,  
35, 36, 41, 42  
P
Analog ground  
NC  
1, 2, 43, 44  
19  
Should be left open  
PBLK  
DI  
Preblanking  
High = Normal operation mode  
Low = Preblanking mode: digital output all zero  
REFN  
REFP  
RESET  
SCLK  
SDATA  
SHP  
39  
38  
45  
48  
47  
21  
22  
46  
AO  
AO  
DI  
DI  
DI  
DI  
DI  
DI  
P
A/D converter negative reference (bypass to ground), See Note 2  
A/D converter positive reference (bypass to ground), See Note 2  
Asynchronous system reset (active low)  
Clock for serial data shift (triggered at the rising edge)  
Serial data input  
CDS reference level sampling pulse (Default = Active Low), See Note 4  
CDS Data level sampling pulse (Default = Active Low), See Note 4  
Serial data latch signal (triggered at the rising edge)  
Analog power supply  
SHD  
SLOAD  
V
CC  
18, 24, 27, 33,  
34, 40  
Designators in TYPE: P: power supply and ground, DI: digital input, DO: digital output, AI: analog input, AO: analog output  
NOTES: 1. There are two options to drive the A/D converter:  
a). External drive mode. The master clock (ADCCK) drives A/D converter directly.  
b). Internal drive mode. The clock internally generated by on-chip timing control circuit using SHP and SHD signals drives A/D  
converter.  
2. BYP, CM, REFN, and REFP should be connected to ground using a bypass capacitor (0.1 µF). Refer to voltagereference for details.  
3. BYPM, BYPP2 should be connected to ground using a bypass capacitor with a recommend value of 200 pF to 600 pF. However,  
this depends on the application environment. Refer to voltage reference for details.  
4. Refer to serial interface for details.  
5. COB should be connected to ground using a bypass capacitor with a recommend value of 0.1 µF to 0.22 µF. However, this depends  
on the application environment. Refer to optical black level clamp loop for details.  
3
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
detailed description  
introduction  
The VSP2230 is a complete mixed-signal IC that contains all of the key features associated with the processing  
of the CCD imager output signal in a video camera, a digital still camera, a security camera, or similar  
applications. A simplified block diagram is shown on the front page of this data sheet. The VSP2230 includes  
a correlated double sampler (CDS), a programmable gain amplifier (PGA), an analog-to-digital converter  
(ADC), aninputclamp, anopticalblack(OB)levelclamploop, aserialinterface, atimingcontrol, andareference  
voltagegenerator. Werecommendanoff-chipemitterfollowerbufferbetweentheCCDoutputandtheVSP2230  
CCDIN input. The PGA gain control, the clock polarity setting, and the operation mode choosing can be made  
through the serial interface. All parameters are reset to the default value when the RESET pin goes to low  
asynchronously from the clocks.  
correlated double sampler (CDS)  
The output signal of a CCD imager is sampled twice during one pixel period, one at the reference interval and  
the other at the data interval.  
Subtracting these two samples, extracts the video information of the pixel as well as removes any noise that  
is commonor correlatedto both the intervals.  
Thus, a CDS is very important to reduce the reset noise and the low frequency noises that are present on the  
CCD output signal. Figure 1 shows the simplified block diagram of the CDS and input clamp.  
VSP2230  
SHP  
C
C
= 5 pF  
= 5 pF  
(1)  
(2)  
+
CCDIN  
CCD  
Output  
OPA  
_
C
IN  
CLPDM  
SHD  
SHP  
REFN (1.25 V)  
Figure 1. Simplified Block Diagram of the CDS and Input Clamp  
The CDS is driven through an off-chip coupling capacitor (C ). AC coupling is strongly recommended because  
IN  
the DC level of the CCD output signal is usually too high (several volts) for the CDS to work properly. A 0.1-µF  
capacitor is recommended for C , however, it depends on the application environment.  
IN  
Also, an off-chip emitter follower buffer is recommended that can drive more than 10 pF, because the 5 pF of  
the sampling capacitor and a few pF of stray capacitance can be seen at the input pin. The analog input signal  
range at the CCDIN pin is 1 V  
1.5 V.  
, and the appropriate common mode voltage for the CDS is around 0.5 V to  
PP  
The reference level is sampled during SHP active period, and the voltage level is held on the sampling capacitor  
at the trailing edge of SHP. The data level is sampled during SHD active period, and the voltage level is  
C
(1)  
held on the sampling capacitor C at the trailing edge of SHD. Then, the switched-capacitor amplifier performs  
(2)  
the subtraction of these two levels.  
4
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
correlated double sampler (CDS) (continued)  
The active polarity of SHP/SHD (active high or active low) can be chosen through the serial interface, refer to  
serial interface for details. The default value of SHP/SHD is active low. However, right after power on, this value  
is unknown. For this reason, it must be set to the appropriate value by using the serial interface, or reset to the  
default value by the RESET pin. The description and the timing diagrams in this data sheet are all based on the  
polarity of active low (default value).  
input clamp and dummy pixel clamp  
The buffered CCD output is capacitively coupled to the VSP2230. The purpose of the input clamp is to restore  
the dc component of the input signal that was lost with the ac-coupling and establish the desired dc bias point  
for the CDS. Figure 1 shows the simplified block diagram of the input clamp. The input level is clamped to the  
internal reference voltage REFN (1.25 V) during the dummy pixel interval. More specifically, when both CLPDM  
and SHP are active, then the dummy clamp function becomes active. If the dummy pixels and/or the CLPDM  
pulsearenotavailableinyoursystem, theCLPOBpulsecanbeusedinplaceofCLPDMaslongastheclamping  
takes place during black pixels. In this case, both CPLDM pin (actives as same timing as CLPOB) and SHP  
become active during the optical black pixel interval, then the dummy clamp function becomes active.  
The active polarity of CLPDM and SHP (active high or active low) can be chosen through the serial interface,  
refer to serial interface for details. The default value of CLPDM and SHP is active low. However, right after power  
on, this value is unknown. For this reason, it must be set to the appropriate value by using the serial interface,  
or reset to the default value by the RESET pin. The description and timing diagrams in this data sheet are all  
based on the polarity of active low (default value).  
high performance analog-to-digital converter (ADC)  
The analog-to-digital converter (ADC) utilizes a fully differential and pipelined architecture. This ADC is well  
suited for low voltage operation, low power consumption requirement, and high-speed applications. It assures  
10-bitresolutionoftheoutputdatawithnomissingcode. TheVSP2230includesthereferencevoltagegenerator  
for the ADC. REFP (positive reference, pin 38), REFN (negative reference, pin 39), and CM (common-mode  
voltage, pin 37) should be bypassed to the ground with a 0.1-µF ceramic capacitor. Do not use this voltage  
anywhere else in the system because it affects the stability of these reference levels, and then causes ADC  
performance degradation. These are analog output pins, so do not apply voltage from the outside.  
programmable gain amplifier (PGA)  
Figure 2 shows the characteristics of the PGA gain. The PGA provides a gain range of 6 dB to 42 dB, which  
is linear in dB. The gain is controlled by a digital code with 10-bit resolution, and it can be settle through the serial  
interface, refer to the serial interface section for details. The default value of the gain control code is 128 (PGA  
gain = 0 dB). However, right after power on, this value is unknown. For this reason, it must be set to the  
appropriate value by using the serial interface, or reset to the default value by the RESET pin.  
5
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
programmable gain amplifier (PGA) (continued)  
50  
40  
30  
20  
10  
0
10  
100 200 300 400 500 600 700 800 900 1000  
0
Input Code for Gain Control (0 to 1023)  
Figure 2. Characteristics of PGA Gain  
optical black (OB) level clamp loop  
To extract the video information correctly, the CCD signal must be referenced to a well-established optical black  
(OB) level. The VSP2230 has an autocalibration loop to establish the OB level using the optical black pixel  
output from the CCD imager. The input signal level of the OB pixels is identified as the real OB level and the  
loop should be closed during this period while CLPOB is active. During the effective pixel interval, the reference  
level of the CCD output signal is clamped to the OB level by the OB level clamp loop. To determine the loop-time  
constant, an off-chip capacitor is required, and should be connected to the COB (pin 28). The time constant T  
is given in equation 1.  
C
T +  
ǒ
(min)Ǔ  
16384   I  
(1)  
Where:  
C is the capacitor value connected to COB, I  
is the minimum current (0.15 µA) of the control DAC in the  
(min)  
OBlevelclamploop, and0.15µAisequivalentto1LSBoftheDACoutputcurrent. WhenCis0.1µF, thenthe  
time constant T is 40.7 µs. Also, the slew rate (SR) is given in equation 2.  
I
(max)  
SR +  
(2)  
C
Where:  
C is the capacitor value connected to COB. I  
OB level clamp loop, and 153 µA is equivalent to 1023 LSB of the DAC output current.  
is the maximum current (153 µA) of the control DAC in the  
(max)  
Generally, the OB level clamping at high-speed causes clamp noise (or white streak noise). However, the noise  
will decrease by increasing the capacitor size. On the other hand, a larger capacitor requires a much longer time  
to restore from the standby mode, or right after the power goes on. Therefore, we recommend a 0.1-µF to  
0.22-µF capcitor. However, it depends on the application environment, and making careful adjustments using  
the cut-and-try method is recommended.  
6
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
optical black (OB) level clamp loop (continued)  
The OB clamp level (the pedestal level) is programmable through the serial interface, refer to serial interface  
for details. Table 1 shows the relationship between the input code and the OB clamp level.  
The active polarity of CLPOB (active high or active low) can be chosen through the serial interface, refer to serial  
interface for details. The default value of CLPOB is active low.  
However, right after power on, this value is unknown. For this reason, it must be set to the appropriate value  
by using the serial interface, or reset to the default value by the RESET pin. The description and the timing  
diagrams in this data sheet are all based on the polarity of active low (default value).  
Table 1. Programmable OB Clamp Level  
INPUT CODE  
0000  
OB CLAMP LEVEL, LSBs of 10-Bits  
0 LSB  
4 LSB  
0001  
0010  
8 LSB  
0011  
12 LSB  
16 LSB  
20 LSB  
24 LSB  
28 LSB  
32 LSB  
36 LSB  
40 LSB  
44 LSB  
48 LSB  
52 LSB  
56 LSB  
60 LSB  
0100  
0101  
0110  
0111  
1000 (Default)  
1001  
1010  
1011  
1100  
1101  
1110  
1111  
preblanking and data latency  
Some CCDs have large transient output signals during blanking intervals. Such signals may exceed the  
VSP2230s 1-V input signal range and would overdrive the VSP2230 into saturation. Recovery time from  
PP  
the saturation could be substantial. To avoid this, the VSP2230 has an input blanking (or preblanking) function.  
When PBLK goes to low, the CCDIN input is disconnected from the internal CDS stage and large transients are  
prevented from passing through. The VSP2230s digital outputs will go to all zeros at the 11th rising edge of  
ADCCK from just after PBLK set to low to accommodate the clock latency of the VSP2230. In this mode, the  
digital output data comes out at the rising edge of ADCCK with a delay of 11 clock cycles (data latency is 11).  
In the normal operation mode, it is different from the preblanking mode. The digital output data comes out at  
the rising edge of ADCCK with a delay of nine clock cycles (data latency is 9).  
In order to keep stable and accurate OB clamp level, CLPOB should not be activated during PBLK active period.  
Since CCDIN input is disconnected from the internal circuit, even if the autocalibration loop should be closed  
while CLPOB is active. Then the OB clamp level is different from the actual OB level established by the CCD  
imager output. The missed OB clamp level would affect the picture quality.  
If the input voltage is higher than the supply rail by 0.3 V or lower than the ground rail by 0.3 V, the protection  
diodes will be turned on to prevent the input voltage from going further. Such a high swing signal may cause  
a device damage to the VSP2230 and should be avoided.  
7
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
detailed description (continued)  
standby mode  
For the purpose of power saving, the VSP2230 can be set into the standby mode (or power down mode) through  
the serial interface when the VSP2230 is not in use. Refer to serial interface for details. In this mode, all the  
function blocks are disabled and the digital outputs will go to all zeros. The consumption current will drop to  
2 mA. As all the bypass capacitors will discharge during this mode, a substantial time (usually of the order of  
200 ms to 300 ms) is required to restore from the standby mode.  
voltage reference  
All the reference voltages and bias currents needed in the VSP2230 are generated by its internal bandgap  
circuitry. The CDS and the ADC use three reference voltages, REFP (positive reference, pin 38), REFN  
(negative reference, pin 39), and CM (common-mode voltage, pin 37). All of REFP, REFN, and CM should be  
heavily decoupled with appropriate capacitors (for example: 0.1-µF ceramic capacitor). Do not use these  
voltages anywhere else in the system because it affects the stability of these reference levels, and causes ADC  
performance degradation. These are analog output pins, so do not apply the voltage from the outside.  
BYPP2 (pin 29), BYP (pin 31), and BYPM (pin 32) are also reference voltages to be used in the analog circuit.  
BYP should be connected to the ground with a 0.1-µF ceramic capacitor. The capacitor value for BYPP2 and  
BYPM affects the step response. We consider, for many applications, 200 pF to 600 pF is the reasonable value.  
However, it depends on the application environment, and making careful adjustments using the cut-and-try  
method is recommended. BYPP2, BYP, and BYPM should be heavily decoupled with the appropriate  
capacitors. Do not use these voltages anywhere else in the system because it affects the stability of these  
reference levels, and causes the performance degradation. These are analog output pins, so do not apply the  
voltage from the outside.  
additional output delay control  
The VSP2260 can control delay time of the output data by register setting through the serial interface. In some  
cases, the transition of the output data affects analog performance. Generally, it is avoided by adjusting the  
timing of the ADCCK. In case ADCCK timing cannot be adjusted, this output delay control is effective to reduce  
the influence of transient noise. Refer to serial interface for details.  
serial interface  
The serial interface has a 2-byte shift register and various parallel registers to control all the digitally  
programmable features of the VSP2230. Writing to these registers is controlled by four signals (SLOAD, SCLK,  
SDATA, and RESET). To enable the shift register, SLOAD must be pulled low. SDATA is the serial data input  
and the SCLK is the shift clock. The data at SDATA is taken into the shift register at the rising edge of SCLK.  
The data length should be 2 bytes. After the 2-byte shift operation, the data in the shift register will be transferred  
to the parallel latch at the rising edge of SLOAD. In addition to the parallel latch, there are several registers  
dedicated to the specific features of the device and they are synchronized with the ADCCK clock. It takes five  
or six clock cycles for the data in the parallel latch to be written to those registers. Thus, to complete the data  
updates, it has to wait five or six clock cycles after the parallel latching by the rising edge of SLOAD.  
The serial interface data format is shown in Table 2. TEST is the flag for the test mode (Burr-Brown proprietary  
only), A0 to A2 is the address for the various registers, and D0 to D11 is the data or the operand field.  
8
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
Table 2. Serial Interface Data Format  
MSB  
TEST  
LSB  
REGISTERS  
Configuration  
A2  
0
A1  
0
A0 D11 D10 D9  
D8  
C8  
G8  
0
D7  
0
D6  
0
D5  
0
D4  
0
D3  
0
D2  
0
D1  
0
D0  
C0  
G0  
O0  
P0  
J0  
x
0
0
0
0
0
0
0
0
1
0
1
0
1
0
1
0
1
x
0
0
0
0
0
x
x
x
x
0
0
0
0
0
x
x
x
x
0
G9  
0
PGA gain  
OB clamp level  
Clock polarity  
Output delay  
Reserved  
0
0
G7  
0
G6  
0
G5  
0
G4  
0
G3  
O3  
0
G2  
O2  
P2  
0
G1  
O1  
P1  
J1  
x
0
1
0
1
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
1
0
x
x
x
x
x
x
x
x
Reserved  
1
1
x
x
x
x
x
x
x
x
x
x
Reserved  
1
1
x
x
x
x
x
x
x
x
x
x
Reserved  
x
x
x
x
x
x
x
x
x
x
x
x
x = Dont care  
C0  
C8  
: Operation Mode, Normal/Standby  
Serial interface and registers are always active, independently from the operation mode  
C0 = 0 Normal operation, C0 = 1 Standby  
: A/D Converter Drive Mode, Internal/External  
Internal drive mode: The clock is internally generated by SHP and SHP drives the A/D converter  
External drive mode: The master clock (ADCCK) drives the A/D converter  
C8 = 0 Internal drive mode,  
C8 = 1 External drive mode  
G[9:0] : Characteristics of PGA Gain (see Figure 2)  
J[1:0]  
: Additional Output Delay Control  
Controls additional output data delay time  
J1 = 0, J0 = 0  
J1 = 0, J0 = 1  
J1 = 1, J0 = 0  
J1 = 1, J0 = 1  
Additional Delay = 0 ns  
Additional Delay = 5 ns (typ)  
Additional Delay = 10 ns (typ)  
Additional Delay = 13 ns (typ)  
O[3:0] : Programmable OB Clamp Level (see Table 1)  
P[2:0] : Clock Polarity  
P0 = Polarity for CLPDM  
(P0 = 0 active low, P0 = 1 active high)  
(P0 = 0 active low, P0 = 1 active high)  
(P0 = 0 active low, P0 = 1 active high)  
P1 = for CLPOB  
P2 = for SHP/SHD  
Right after power on, these values are unknown. They must be set to the appropriate value using the serial  
interface, or reset to the default value by the RESET pin.  
Default values are:  
C0 = 0  
C8 = 0  
: Normal operation mode  
: A/D converter internal drive mode  
G[9:0] = 0010000000 : PGA gain = 0 dB  
J[1:0] = 00  
: Additional output delay = 0 ns  
O[3:0] = 1000  
P[2:0] = 000  
: OB clamp level = 32 LSB  
: CLPDM, CLPOB, SHP/SHD are all active low (see Note 6)  
NOTE 6: The description and the timing diagrams in this data sheet are all based on the polarity of active low (default value).  
9
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
timing  
VSP2230 has two options to drive the on-chip A/D converter. The internal drive mode and the external drive  
mode can be selected by accessing the configuration register via the serial interface. The internal drive mode,  
the drive clock for the A/D converter, is generated by the on-chip timing control circuit automatically, based on  
the SHP and SHD signals. The external drive mode is the master clock (ADCCK) and drives the on-chip A/D  
converter directly. The digital data output is synchronized with the master clock (ADCCK) and it is independent  
from the drive mode.  
The CDS and the ADC are operated by SHP/SHD and their derivative timing clocks generated by the on-chip  
timing generator. The digital output data is synchronized with ADCCK. The timing relationship among the CCD  
signal, SHP/SHD, ADCCK, and the output data is shown in the VSP2230 CDS timing specifications. CLPOB  
is used to activate the black-level clamp loop during the OB pixel interval, and CLPDM is used to activate the  
input clamping during the dummy pixel interval. If the CLPDM pulse is not available in your system, the CLPOB  
pulse can be used in place of CLPDM as long as the clamping takes place during black pixels, refer to input  
clamp and dummy pixel clamp for details. The clock polarities of SHP/SHD, CLPOB, and CLPDM can be  
independently set through the serial interface, refer to serial interface section for details. The description and  
the timing diagrams in this data sheet are all based on the polarity of active low (default value). In order to keep  
a stable and accurate OB clamp level, it is recommended that CLPOB should not be activated during the PBLK  
active period. Refer to preblanking and data latency for details. In the standby mode, ADCCK, SHP, SHD,  
CLPOB, and CLPDM are internally masked and pulled high.  
power supply, grounding, and device decoupling recommendations  
The VSP2230 incorporates a very high-precision and high-speed analog-to-digital converter and analog  
circuitry that are vulnerable to any extraneous noise from the rails or elsewhere. For this reason, although the  
VSP2230 has analog and digital supply pins, it should be treated as an analog component and all supply pins  
except for DRV  
should be powered by only the analog supply of the system. This will ensure the most  
DD  
consistent results, since digital power lines often carry high levels of wide band noise that would otherwise be  
coupled into the device and degrade the achievable performance.  
Proper grounding, short lead length, and the use of ground planes are also very important for high frequency  
designs. Multilayer PC boards are recommended for the best performance since they offer distinct advantages  
like minimizing ground impedance, separation of signal layers by ground layers, etc. It is highly recommended  
that the analog and digital ground pins of the VSP2230 be joined together at the IC and be connected only to  
the analog ground of the system. The driver stage of the digital outputs (B[9:0]) is supplied through a dedicated  
supply pin (DRV ) and should be separated from the other supply pins completely, or at least with a ferrite  
DD  
bead. It is also recommended to keep the capacitive loading on the output data lines as low as possible (typically  
less than 15 pF). Larger capacitive loads demand higher charging current due to surges that can feed back into  
the analog portion of the VSP2230 and affect the performance.  
If possible, external buffers or latches should be used which provide the added benefit of isolating the VSP2230  
from any digital noise activities on the data lines. In addition, resistors in series with each data line may help  
in minimizing the surge current. Values in the range of 100 to 200 will limit the instantaneous current to the  
output stage and has to provide for recharging the parasitic capacitances as the output levels change from  
low-to-high or high-to-low. Because of the high operation speed, the converter also generates high frequency  
current transients and noises that are fed back into the supply and reference lines. This requires the supply and  
reference pins to be sufficiently bypassed. In most cases, a 0.1-µF ceramic-chip capacitor is adequate to  
decouple the reference pins. Supply pins should be decoupled to the ground plane with a parallel combination  
oftantalum(1µFto22µF)andceramic(0.1µF)capacitors. Theeffectivenessofthedecouplinglargelydepends  
on the proximity to the individual pin. DRV  
should be decoupled to the proximity of DRVGND. Special  
DD  
attention must be paid to the bypassing of COB, BYPP2, and BYPM since these capacitor values determine  
important analog performance of the device.  
10  
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
absolute maximum ratings over operating free-air temperature (unless otherwise noted)  
Supply voltage (V , DRV ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±0.1 V  
CC  
DD  
Supply voltage differences (among V ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±0.1 V  
CC  
Ground voltage differences (among GNDA) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.3 V to 5.3 V  
Digital input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.3 V to 5.3 V  
Analog input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.3 V to V  
+ 0.3 V  
CC  
Input current (any pins except supplies) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±10 mA  
Operating temperature, T . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25°C to 85°C  
A
stg  
Storage temperature, T  
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55°C to 125°C  
Junction temperature, T . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 150°C  
J
Lead temperature (soldering) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C, 5 sec  
Package temperature (IR Reflow, Peak) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 235°C, 10 sec  
Stresses beyond those listed under absolute maximum ratingsmay cause permanent damage to the device. These are stress ratings only, and  
functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditionsis not  
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.  
electrical characteristics, all specifications at T = 25°C, V  
(ADCCK  
= DRV  
= 3 V, conversion rate  
A
CC  
DD  
f
) = 36 MHz, no load unless otherwise noted  
PARAMETER  
TEST CONDITIONS  
MIN  
TYP  
MAX  
UNIT  
Bits  
Resolution  
10  
Max conversion rate  
Digital inputs  
36  
MHz  
Logic family  
TTL  
1.9  
0.9  
V
V
Low-to-high threshold voltage  
High-to-low threshold voltage  
High-level input current  
Low-level input current  
ADCCK clock duty cycle  
Input capacitance  
Max input voltage  
Digital inputs  
V
V
IT–  
IT+  
I
I
V
V
= 3 V  
±20  
±20  
IH  
IN  
µA  
= 0 V  
IL  
IN  
50%  
5
pF  
V
0.3  
5.3  
Logic family  
CMOS  
Straight  
binary  
Logic coding  
V
V
High-level output voltage  
Low-level output voltage  
I
I
= 2 mA  
2.4  
OH  
OH  
V
= 2 mA  
0.4  
OL  
OL  
J[1:0] = 00  
J[1:0] = 01  
J[1:0] = 10  
J[1:0] = 11  
0
5
ns  
ns  
ns  
ns  
Additional output data delay  
10  
13  
reference  
PARAMETER  
TEST CONDITIONS  
MIN  
TYP  
1.75  
1.25  
MAX  
UNIT  
V
Positive reference voltage  
Negative reference voltage  
V
11  
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
electrical characteristics, all specifications at T = 25°C, V  
(ADCCK)  
= DRV  
= 3 V, conversion rate  
A
CC  
DD  
f
= 36 MHz, no load unless otherwise noted (continued)  
power supply  
PARAMETER  
Supply voltage, DRV  
TEST CONDITIONS  
MIN  
TYP  
MAX  
UNIT  
V
P
2.7  
3
3.6  
V
CC  
DD  
Normal operation mode:  
V
= DRV  
= 2.7 V,  
= 36 MHz, No Load  
130  
6
CC  
DD  
Power dissipation  
mW  
D
f
ADCCK  
Standby mode: f  
(ADCCK)  
= Not applied  
temperature range  
PARAMETER  
TEST CONDITIONS  
TEST CONDITIONS  
MIN  
25  
55  
TYP  
MAX  
85  
UNIT  
°C  
T
Operation temperature  
A
T
stg  
Storage temperature  
125  
°C  
Thermal resistance θ  
48-pin LQFP  
100  
°C/W  
JA  
analog input (CCDIN)  
PARAMETER  
Input signal level for full-scale out  
Input capacitance  
MIN  
TYP  
MAX  
UNIT  
mV  
pF  
PGA gain = 0 dB  
900  
15  
Input limit  
0.3  
3.3  
V
transfer characteristics  
PARAMETER  
TEST CONDITIONS  
MIN  
TYP  
MAX  
UNIT  
LSB  
LSB  
DNL  
INL  
Differential nonlinearity  
Integral nonlinearity  
PGA gain = 0 dB  
PGA gain = 0 dB  
±0.5  
±1  
No missing codes  
Assured  
Step response settling time  
Overload recovery time  
Full-scale step input  
1
2
pixel  
Step input from 1.8 V to 0 V  
pixels  
Clock  
cycles  
Data latency  
9(fixed)  
Grounded input cap, PGA gain = 0 dB  
Grounded input cap, Gain = 24 dB  
76  
52  
SNR  
Signal-to-noise ratio (see Note 7)  
CCD offset correction range  
dB  
180  
200  
mV  
NOTE 7: SNR = 20 log (full-scale voltage/rms noise)  
CDS  
PARAMETER  
TEST CONDITIONS  
MIN  
TYP  
6.9  
MAX  
UNIT  
Reference sample settling time  
Data sample settling time  
Within 1 LSB, driver impedance = 50 Ω  
ns  
6.9  
input clamp  
PARAMETER  
TEST CONDITIONS  
MIN  
TYP  
400  
MAX  
UNIT  
Clamp-on resistance  
Clamp level  
1.25  
V
12  
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
electrical characteristics, all specifications at T = 25°C, V  
= DRV = 3 V, conversion rate  
DD  
A
CC  
(fADCCK) = 36 MHz, no load unless otherwise noted (continued)  
programmable gain amplifier (PGA)  
PARAMETER  
Gain control resolution  
TEST CONDITIONS  
MIN  
TYP  
10  
MAX  
UNIT  
Bits  
dB  
Maximum gain  
High gain  
Gain code = 1111111111  
42  
Gain code = 1101001000  
Gain code = 1000100000  
Gain code = 0010000000  
Gain code = 0000000000  
34  
dB  
Medium gain  
Low gain  
20  
dB  
0
dB  
Minimum gain  
Gain control error  
6  
dB  
±0.5  
dB  
optical black clamp loop  
PARAMETER  
TEST CONDITIONS  
MIN  
TYP  
MAX  
UNIT  
Bits  
Control DAC resolution  
10  
Programmable range of clamp level  
OBCLP level at CODE = 1000  
0
60  
LSB  
LSB  
Optical black clamp level  
32  
±0.15  
±153  
40.7  
Minimum output current for control DAC  
COB pin  
µA  
µs  
Maximum output current for control DAC  
Loop time constant  
C
C
= 0.1 µF  
= 0.1 µF,  
(COB)  
(COB)  
SR  
Slew rate  
1530  
V/s  
Output current from control DAC is saturated  
13  
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
timing specifications  
N+2  
N+3  
N+1  
N
CCDD  
Output  
Signal  
t
t
w(P)  
(CKP)  
SHP  
See Note 8  
t
s
t
p(DP)  
t
p(PD)  
t
t
(CKP)  
w(D)  
SHD  
See Note 8  
t
s
t
t
t
t
(CKP)  
(INHIBIT)  
(ADC)  
(ADC)  
ADCCK  
t
t
(OD)  
(HOLD)  
N11  
N10  
N9  
N8  
N7  
B(09)  
PARAMETER  
MIN  
TYP  
MAX  
UNIT  
ns  
t
t
t
t
t
t
t
t
t
t
Clock period  
27.7  
(CKP)  
ADCCK high/low pulse width  
SHP pulse width  
13.8  
6.9  
ns  
(ADC)  
w(P)  
ns  
SHD pulse width  
6.9  
ns  
w(D)  
SHP trailing edge to SHD leading edge (see Note 8)  
SHD trailing edge to SHP leading edge (see Note 8)  
Sampling delay  
4
8
ns  
p(PD)  
p(DP)  
s
ns  
3
ns  
Inhibited clock period  
12  
2
ns  
(Inhibit)  
(Hold)  
(OD)  
Output hold time (see Note 9)  
Output delay  
ns  
27.7  
ns  
Clock  
cycles  
DL  
Data latency, normal operation mode  
9 (fixed)  
NOTES: 8. Thedescriptionandthetimingdiagramsinthisdatasheetareallbasedonthepolarityofactivelow(defaultvalue). Theactivepolarity  
(active low or active high) can be chosen through the serial interface, refer to serial interface for details.  
9. Output hold time is specified at additonal output delay = 0 ns. Refer to serial interface section for detail.  
Figure 3. VSP2230 CDS Timing SpecificationsA/D Converter Internal Drive Mode  
14  
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
timing specifications (continued)  
N+2  
N+3  
N+1  
N
CCDD  
Output  
Signal  
t
w(P)  
t
(CKP)  
SHP  
See Note 8  
t
s
t
p(DP)  
t
p(PD)  
t
(CKP)  
t
w(D)  
SHD  
t
See Note 8  
s
t
t
t
t
(AP)  
(ADC)  
(ADC)  
(CKP)  
ADCCK  
t
t
(OD)  
(HOLD)  
N11  
N10  
N9  
N8  
N7  
B(09)  
PARAMETER  
MIN  
27.7  
45%  
TYP  
MAX  
UNIT  
t
t
t
t
t
t
t
t
t
t
Clock period  
ns  
(CKP)  
(ADC)  
w(P)  
ADCCK pulse duty rate  
SHP pulse width  
50%  
6.9  
55%  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
SHD pulse width  
6.9  
w(D)  
SHP trailing edge to SHD leading edge (see Note 8)  
SHD trailing edge to SHP leading edge (see Note 8)  
Sampling delay  
1
6
p(PD)  
p(DP)  
s
3
ADCCK leading edge to SHP trailing edge  
Output hold time (see Note 9)  
0
2
1.5  
(AP)  
(Hold)  
(OD)  
Output delay  
27.7  
Clock  
cycles  
DL  
Data latency, normal operation mode  
9 (fixed)  
NOTES: 8: Thedescriptionandthetimingdiagramsinthisdatasheetareallbasedonthepolarityofactivelow(defaultvalue). Theactivepolarity  
(active low or active high) can be chosen through the serial interface, refer to serial interface for details.  
9. Output hold time is specified at additonal output delay = 0 ns. Refer to serial interface section for detail.  
Figure 4. VSP2230 CDS Timing SpecificationsA/D Converter External Drive Mode  
15  
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
timing specifications (continued)  
t
(XS)  
t
SLOAD  
(XH)  
t
(CKL)  
t
(CKP)  
t
(CKH)  
SCLK  
t
(DH)  
t
(DS)  
SDATA  
MSB  
LSB  
2-Bytes  
PARAMETER  
MIN  
100  
40  
TYP  
MAX  
UNIT  
ns  
t
t
t
t
t
t
t
Clock period  
(CKP)  
(CKH)  
(CKL)  
su  
Clock high pulse width  
Clock low pulse width  
Data setup time  
ns  
40  
ns  
30  
ns  
Data hold time  
30  
ns  
h
SLOAD to SCLK setup time  
SCLK to SLOAD hold time  
30  
ns  
(XS)  
30  
ns  
(XH)  
NOTES: 10. It is effective for the data shift operation at the rising edges of SCLK during SLOAD is low period. 2 bytes of data input are loaded  
to the parallel latch in the VSP2230 at the rising edge of SLOAD.  
11. When the input serial data is longer than 2 bytes (16 bits), the last 2 bytes become effective and the former bits are lost.  
Figure 5. VSP2230 Serial Interface Timing Specification  
16  
www.ti.com  
VSP2230  
SLAS319 MAY 2001  
MECHANICAL DATA  
PT (S-PQFP-G48)  
PLASTIC QUAD FLATPACK  
0,27  
0,17  
M
0,08  
0,50  
36  
25  
37  
24  
48  
13  
0,13 NOM  
1
12  
5,50 TYP  
7,20  
SQ  
6,80  
Gage Plane  
9,20  
SQ  
8,80  
0,25  
0,05 MIN  
0°ā7°  
1,45  
1,35  
0,75  
0,45  
Seating Plane  
0,10  
1,60 MAX  
4040052/C 11/96  
NOTES: A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Falls within JEDEC MS-026  
D. This may also be a thermally enhanced plastic package with leads conected to the die pads.  
17  
www.ti.com  
IMPORTANT NOTICE  
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue  
any product or service without notice, and advise customers to obtain the latest version of relevant information  
to verify, before placing orders, that information being relied on is current and complete. All products are sold  
subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those  
pertaining to warranty, patent infringement, and limitation of liability.  
TI warrants performance of its products to the specifications applicable at the time of sale in accordance with  
TIsstandardwarranty. TestingandotherqualitycontroltechniquesareutilizedtotheextentTIdeemsnecessary  
to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except  
those mandated by government requirements.  
Customers are responsible for their applications using TI components.  
In order to minimize risks associated with the customers applications, adequate design and operating  
safeguards must be provided by the customer to minimize inherent or procedural hazards.  
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent  
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other  
intellectual property right of TI covering or relating to any combination, machine, or process in which such  
products or services might be or are used. TIs publication of information regarding any third partys products  
or services does not constitute TIs approval, license, warranty or endorsement thereof.  
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without  
alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation  
or reproduction of this information with alteration voids all warranties provided for an associated TI product or  
service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.  
Resale of TIs products or services with statements different from or beyond the parameters stated by TI for  
that product or service voids all express and any implied warranties for the associated TI product or service,  
is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.  
Also see: Standard Terms and Conditions of Sale for Semiconductor Products. www.ti.com/sc/docs/stdterms.htm  
Mailing Address:  
Texas Instruments  
Post Office Box 655303  
Dallas, Texas 75265  
Copyright 2001, Texas Instruments Incorporated  
配单直通车
VSP2230Y产品参数
型号:VSP2230Y
Brand Name:Texas Instruments
是否Rohs认证: 符合
生命周期:Obsolete
零件包装代码:QFP
包装说明:LFQFP,
针数:48
Reach Compliance Code:compliant
HTS代码:8542.39.00.01
Factory Lead Time:1 week
风险等级:5.79
商用集成电路类型:CONSUMER CIRCUIT
JESD-30 代码:S-PQFP-G48
JESD-609代码:e4
长度:7 mm
湿度敏感等级:1
功能数量:1
端子数量:48
最高工作温度:85 °C
最低工作温度:
封装主体材料:PLASTIC/EPOXY
封装代码:LFQFP
封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度):260
认证状态:Not Qualified
座面最大高度:1.6 mm
最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2.7 V
表面贴装:YES
温度等级:OTHER
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING
端子节距:0.5 mm
端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:7 mm
Base Number Matches:1
  •  
  • 供货商
  • 型号 *
  • 数量*
  • 厂商
  • 封装
  • 批号
  • 交易说明
  • 询价
批量询价选中的记录已选中0条,每次最多15条。
 复制成功!