欢迎访问ic37.com |
会员登录 免费注册
发布采购

A54SX08-P-1VQG208M 参数 Datasheet PDF下载

A54SX08-P-1VQG208M图片预览
型号: A54SX08-P-1VQG208M
PDF下载: 下载PDF文件 查看货源
内容描述: SX系列FPGA [SX Family FPGAs]
分类和应用:
文件页数/大小: 64 页 / 504 K
品牌: ACTEL [ Actel Corporation ]
 浏览型号A54SX08-P-1VQG208M的Datasheet PDF文件第5页浏览型号A54SX08-P-1VQG208M的Datasheet PDF文件第6页浏览型号A54SX08-P-1VQG208M的Datasheet PDF文件第7页浏览型号A54SX08-P-1VQG208M的Datasheet PDF文件第8页浏览型号A54SX08-P-1VQG208M的Datasheet PDF文件第10页浏览型号A54SX08-P-1VQG208M的Datasheet PDF文件第11页浏览型号A54SX08-P-1VQG208M的Datasheet PDF文件第12页浏览型号A54SX08-P-1VQG208M的Datasheet PDF文件第13页  
SX Family FPGAs
DirectConnect is a horizontal routing resource that
provides connections from a C-cell to its neighboring R-
cell in a given SuperCluster. DirectConnect uses a
hardwired signal path requiring no programmable
interconnection to achieve its fast signal propagation
time of less than 0.1 ns.
FastConnect enables horizontal routing between any
two logic modules within a given SuperCluster and
vertical routing with the SuperCluster immediately
below it. Only one programmable connection is used in a
FastConnect path, delivering maximum pin-to-pin
propagation of 0.4 ns.
In addition to DirectConnect and FastConnect, the
architecture makes use of two globally oriented routing
resources known as segmented routing and high-drive
routing. The Actel segmented routing structure provides
a variety of track lengths for extremely fast routing
between SuperClusters. The exact combination of track
lengths and antifuses within each path is chosen by the
100 percent automatic place-and-route software to
minimize signal propagation delays.
The Actel high-drive routing structure provides three
clock networks. The first clock, called HCLK, is hardwired
from the HCLK buffer to the clock select multiplexer
(MUX) in each R-cell. This provides a fast propagation
path for the clock signal, enabling the 3.7 ns clock-to-out
(pin-to-pin) performance of the SX devices. The
hardwired clock is tuned to provide clock skew as low as
0.25 ns. The remaining two clocks (CLKA, CLKB) are
global clocks that can be sourced from external pins or
from internal logic signals within the SX device.
Performance
The combination of architectural features described
above enables SX devices to operate with internal clock
frequencies exceeding 300 MHz, enabling very fast
execution of even complex logic functions. Thus, the SX
family is an optimal platform upon which to integrate
the functionality previously contained in multiple CPLDs.
In addition, designs that previously would have required
a gate array to meet performance goals can now be
integrated into an SX device with dramatic
improvements in cost and time to market. Using timing-
driven place-and-route tools, designers can achieve
highly deterministic device performance. With SX
devices, designers do not need to use complicated
performance-enhancing design techniques such as the
use of redundant logic to reduce fanout on critical nets
or the instantiation of macros in HDL code to achieve
high performance.
I/O Modules
Each I/O on an SX device can be configured as an input,
an output, a tristate output, or a bidirectional pin.
Even without the inclusion of dedicated I/O registers,
these I/Os, in combination with array registers, can
achieve clock-to-out (pad-to-pad) timing as fast as 3.7 ns.
I/O cells that have embedded latches and flip-flops
require instantiation in HDL code; this is a design
complication not encountered in SX FPGAs. Fast pin-to-
pin timing ensures that the device will have little trouble
interfacing with any other device in the system, which in
turn enables parallel design of system components and
reduces overall design time.
Other Architectural Features
Technology
The Actel SX family is implemented on a high-voltage
twin-well CMOS process using 0.35 µ design rules. The
metal-to-metal antifuse is made up of a combination of
amorphous silicon and dielectric material with barrier
metals and has a programmed ("on" state) resistance of
25
Ω
with a capacitance of 1.0 fF for low signal impedance.
Table 1-1 •
Device
A54SX08
A54SX16
A54SX32
A54SX16-P*
Supply Voltages
V
CCA
3.3 V
V
CCI
3.3 V
V
CCR
5.0 V
Power Requirements
The SX family supports 3.3 V operation and is designed
to tolerate 5.0 V inputs. (Table
Power consumption
is extremely low due to the very short distances signals
are required to travel to complete a circuit. Power
requirements are further reduced because of the small
number of low-resistance antifuses in the path. The
antifuse architecture does not require active circuitry to
hold a charge (as do SRAM or EPROM), making it the
lowest power architecture on the market.
Maximum Input Tolerance
5.0 V
Maximum Output Drive
3.3 V
3.3 V
3.3 V
3.3 V
3.3 V
3.3 V
5.0 V
3.3 V
5.0 V
5.0 V
3.3 V
5.0 V
5.0 V
3.3 V
3.3 V
5.0 V
Note:
*A54SX16-P has three different entries because it is capable of both a 3.3 V and a 5.0 V drive.
v3.2
1-5