欢迎访问ic37.com |
会员登录 免费注册
发布采购

ACT-S128K32C-020P2Q 参数 Datasheet PDF下载

ACT-S128K32C-020P2Q图片预览
型号: ACT-S128K32C-020P2Q
PDF下载: 下载PDF文件 查看货源
内容描述: 高速4兆位的SRAM多芯片模块 [High Speed 4 Megabit SRAM Multichip Module]
分类和应用: 内存集成电路静态存储器
文件页数/大小: 10 页 / 396 K
品牌: AEROFLEX [ AEROFLEX CIRCUIT TECHNOLOGY ]
 浏览型号ACT-S128K32C-020P2Q的Datasheet PDF文件第1页浏览型号ACT-S128K32C-020P2Q的Datasheet PDF文件第2页浏览型号ACT-S128K32C-020P2Q的Datasheet PDF文件第3页浏览型号ACT-S128K32C-020P2Q的Datasheet PDF文件第5页浏览型号ACT-S128K32C-020P2Q的Datasheet PDF文件第6页浏览型号ACT-S128K32C-020P2Q的Datasheet PDF文件第7页浏览型号ACT-S128K32C-020P2Q的Datasheet PDF文件第8页浏览型号ACT-S128K32C-020P2Q的Datasheet PDF文件第9页  
Timing Diagrams
Read Cycle Timing Diagrams
Read Cycle 1 (CE = OE = V
IL
, WE = V
IH
)
t
RC
A
0-16
t
AA
t
OH
D
I/O
Previous Data Valid
Data Valid
CE
t
AS
WE
S
EE
N
OTE
Write Cycle Timing Diagrams
Write Cycle 1 (WE Controlled, OE = V
IL
)
t
WC
A
0-16
t
AW
t
CW
t
AH
t
WP
S
EE
N
OTE
t
OW
t
WHZ
t
DW
Data Valid
t
DH
D
I/O
A
Read Cycle 2 (WE = V
IH
)
t
RC
A
0-16
t
AA
CE
t
ACE
t
CLZ
S
EE
N
OTE
Write Cycle 2 (CE Controlled, OE = V
IH
)
t
WC
A
0-16
t
AW
t
CHZ
S
EE
N
OTE
t
AH
t
CW
t
AS
CE
OE
t
WP
t
OE
t
OLZ
S
EE
N
OTE
t
OHZ
S
EE
N
OTE
WE
t
DW
D
I/O
Data Valid
t
DH
D
I/O
High Z
Data Valid
UNDEFINED
DON’T CARE
Note: Guaranteed by design, but not tested.
Note: Guaranteed by design, but not tested.
AC Test Circuit
Current Source
I
OL
To Device Under Test
C
L
=
50 pF
I
OH
Current Source
V
Z
~ 1.5 V (Bipolar Supply)
Parameter
Input Pulse Level
Input Rise and Fall
Input and Output Timing Reference Level
Output Lead Capacitance
Typical
0 – 3.0
5
1.5
50
Units
V
ns
V
pF
Notes:
1) V
Z
is programmable from -2V to +7V. 2) I
OL
and I
OH
programmable from 0 to 16 mA. 3) Tester Impedance
Z
O
= 75Ω.
4)
V
Z
is typically the midpoint of V
OH
and V
OL
. 5) I
OL
and I
OH
are adjusted to simulate a typical resistance
load circuit. 6) ATE Tester includes jig capacitance.
Aeroflex Circuit Technology ACT-S128K32
4
SCD1659 REV E 5/21/01 Plainview NY (516) 694-6700