欢迎访问ic37.com |
会员登录 免费注册
发布采购

OR3T125-6PS208I 参数 Datasheet PDF下载

OR3T125-6PS208I图片预览
型号: OR3T125-6PS208I
PDF下载: 下载PDF文件 查看货源
内容描述: 3C和3T现场可编程门阵列 [3C and 3T Field-Programmable Gate Arrays]
分类和应用: 现场可编程门阵列
文件页数/大小: 210 页 / 4391 K
品牌: AGERE [ AGERE SYSTEMS ]
 浏览型号OR3T125-6PS208I的Datasheet PDF文件第88页浏览型号OR3T125-6PS208I的Datasheet PDF文件第89页浏览型号OR3T125-6PS208I的Datasheet PDF文件第90页浏览型号OR3T125-6PS208I的Datasheet PDF文件第91页浏览型号OR3T125-6PS208I的Datasheet PDF文件第93页浏览型号OR3T125-6PS208I的Datasheet PDF文件第94页浏览型号OR3T125-6PS208I的Datasheet PDF文件第95页浏览型号OR3T125-6PS208I的Datasheet PDF文件第96页  
ORCA
Series 3C and 3T FPGAs
Data Sheet
June 1999
Master Parallel Mode
The master parallel configuration mode is generally
used to interface to industry-standard, byte-wide mem-
ory, such as the 2764 and larger EPROMs. Figure 54
provides the connections for master parallel mode. The
FPGA outputs an 18-bit address on A[17:0] to memory
and reads 1 byte of configuration data on the rising
edge of RCLK. The parallel bytes are internally serial-
ized starting with the least significant bit, D0. D[7:0] of
the FPGA can be connected to D[7:0] of the micropro-
cessor only if a standard prom file format is used. If a
.bit or .rbt file is used from
ORCA
Foundry, then the
user must mirror the bytes in the .bit or .rbt file OR
leave the .bit or .rbt file unchanged and connect D[7:0]
of the FPGA to D[0:7] of the microprocessor.
FPGA Configuration Modes
There are eight methods for configuring the FPGA.
Seven of the configuration modes are selected on the
M0, M1, and M2 inputs. The eighth configuration mode
is accessed through the boundary-scan interface. A
fourth input, M3, is used to select the frequency of the
internal oscillator, which is the source for CCLK in
some configuration modes. The nominal frequencies of
the internal oscillator are 1.25 MHz and 10 MHz. The
1.25 MHz frequency is selected when the M3 input is
unconnected or driven to a high state.
There are three basic FPGA configuration modes:
master, slave, and peripheral. The configuration data
can be transmitted to the FPGA serially or in parallel
bytes. As a master, the FPGA provides the control sig-
nals out to strobe data in. As a slave device, a clock is
generated externally and provided into the CCLK input.
In the three peripheral modes, the FPGA acts as a
microprocessor peripheral. Table 34 lists the functions
of the configuration mode pins. Note that two configura-
tion modes previously available on the OR2Cxx and
OR2C/TxxA devices (master parallel down and syn-
chronous peripheral) have been removed for Series 3
devices.
Table 34. Configuration Modes
DOUT
A[17:0]
A[17:0]
CCLK
TO DAISY-
CHAINED
DEVICES
D[7:0]
D[7:0]
EPROM
OE
CE
DONE
ORCA
SERIES
FPGA
PROGRAM
M2 M1 M0
0
0
0
0
0
1
0
1
0
CCLK
Output
Input
Output
Configuration
Mode
Master Serial
Slave Parallel
Microprocessor:
Motorola* Pow-
erPC
Microprocessor:
Intel i960
Master Parallel
Async Peripheral
Reserved
Slave Serial
Data
Serial
Parallel
Parallel
V
DD
V
DD
OR GND
PRGM
M2
M1
M0
HDC
LDC
RCLK
Figure 54. Master Parallel Configuration Schematic
In master parallel mode, the starting memory address
is 00000 Hex, and the FPGA increments the address
for each byte loaded.
One master mode FPGA can interface to the memory
and provide configuration data on DOUT to additional
FPGAs in a daisy-chain. The configuration data on
DOUT is provided synchronously with the falling edge
of CCLK. The frequency of the CCLK output is eight
times that of RCLK.
0
1
1
1
1
1
0
0
1
1
1
0
1
0
1
Output
Output
Output
Input
Parallel
Parallel
Parallel
Serial
*
Motorola
is a registered trademark of Motorola, Inc.
92
Lucent Technologies Inc.