欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS7C33512PFS36A-166TQIN 参数 Datasheet PDF下载

AS7C33512PFS36A-166TQIN图片预览
型号: AS7C33512PFS36A-166TQIN
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V 512K X 32/36流水线突发同步SRAM [3.3V 512K x 32/36 pipelined burst synchronous SRAM]
分类和应用: 静态存储器
文件页数/大小: 19 页 / 542 K
品牌: ALSC [ ALLIANCE SEMICONDUCTOR CORPORATION ]
 浏览型号AS7C33512PFS36A-166TQIN的Datasheet PDF文件第1页浏览型号AS7C33512PFS36A-166TQIN的Datasheet PDF文件第2页浏览型号AS7C33512PFS36A-166TQIN的Datasheet PDF文件第3页浏览型号AS7C33512PFS36A-166TQIN的Datasheet PDF文件第4页浏览型号AS7C33512PFS36A-166TQIN的Datasheet PDF文件第6页浏览型号AS7C33512PFS36A-166TQIN的Datasheet PDF文件第7页浏览型号AS7C33512PFS36A-166TQIN的Datasheet PDF文件第8页浏览型号AS7C33512PFS36A-166TQIN的Datasheet PDF文件第9页  
AS7C33512PFS32A  
AS7C33512PFS36A  
®
Signal descriptions  
Description  
Pin  
CLK  
I/O Properties  
I
I
CLOCK  
SYNC  
SYNC  
Clock. All inputs except OE, ZZ, and LBO are synchronous to this clock.  
Address. Sampled when all chip enables are active and when ADSC or ADSP are asserted.  
Data. Driven as output when the chip is enabled and when OE is active.  
A,A0,A1  
DQ[a,b,c,d]  
I/O  
Master chip enable. Sampled on clock edges when ADSP or ADSC is active. When CE0 is inactive,  
ADSP is blocked. Refer to the “Synchronous truth table” for more information.  
CE0  
I
I
SYNC  
SYNC  
Synchronous chip enables, active high, and active low, respectively. Sampled on clock edges when  
ADSC is active or when CE0 and ADSP are active.  
CE1, CE2  
ADSP  
ADSC  
ADV  
I
I
I
SYNC  
SYNC  
SYNC  
Address strobe processor. Asserted low to load a new address or to enter standby mode.  
Address strobe controller. Asserted low to load a new address or to enter standby mode.  
Advance. Asserted low to continue burst read/write.  
Global write enable. Asserted low to write all 32/36 and 18 bits. When high, BWE and BW[a:d]  
control write enable.  
GWE  
BWE  
I
I
SYNC  
SYNC  
Byte write enable. Asserted low with GWE high to enable effect of BW[a:d] inputs.  
Write enables. Used to control write of individual bytes when GWE is high and BWE is low. If any of  
BW[a:d] is active with GWE high and BWE low, the cycle is a write cycle. If all BW[a:d] are inactive,  
the cycle is a read cycle.  
BW[a,b,c,d]  
I
SYNC  
OE  
I
I
ASYNC  
STATIC  
Asynchronous output enable. I/O pins are driven when OE is active and chip is in read mode.  
Selects Burst mode. When tied to VDD or left floating, device follows interleaved Burst order. When  
driven Low, device follows linear Burst order. This signal is internally pulled High.  
LBO  
ZZ  
I
-
ASYNC  
-
Snooze. Places device in low power mode; data is retained. Connect to GND if unused.  
No connect  
NC  
Snooze Mode  
SNOOZE MODE is a low current, power-down mode in which the device is deselected and current is reduced to ISB2. The duration of  
SNOOZE MODE is dictated by the length of time the ZZ is in a High state.  
The ZZ pin is an asynchronous, active high input that causes the device to enter SNOOZE MODE.  
When the ZZ pin becomes a logic High, ISB2 is guaranteed after the time tZZI is met. After entering SNOOZE MODE, all inputs except ZZ is  
disabled and all outputs go to High-Z. Any operation pending when entering SNOOZE MODE is not guaranteed to successfully complete.  
Therefore, SNOOZE MODE (READ or WRITE) must not be initiated until valid pending operations are completed. Similarly, when exiting  
SNOOZE MODE during tPUS, only a DESELECT or READ cycle should be given while the SRAM is transitioning out of SNOOZE MODE.  
12/23/04, v 2.6  
Alliance Semiconductor  
5 of 19